# Systematic Width-and-Length Dependent CMOS Transistor Mismatch Characterization and Simulation 

TERESA SERRANO-GOTARREDONA AND BERNABÉ LINARES-BARRANCO<br>National Microelectronics Center (CNM), Dept. of Analog Design. Ed. CICA, Av. Reina Mercedes s/n, 41012 Sevilla, Spain E-mail:bernabe@imse.cnm.es

Received September 24, 1997; Revised June 30, 1998; Accepted November 21, 1998


#### Abstract

This paper presents a methodology for characterizing the random component of transistor mismatch in CMOS technologies. The methodology is based on the design of a special purpose chip which allows automatic characterization of arrays of NMOS and PMOS transistors of different sizes. Up to 30 different transistor sizes were implemented in the same chip, with varying transistors width $W$ and length $L$. A simple strong inversion large signal transistor model is considered, and a new five parameters MOS mismatch model is introduced. The current mismatch between two identical transistors is characterized by the mismatch in their respective current gain factors $\Delta \beta / \beta$, threshold voltages $\Delta V_{T 0}$, bulk threshold parameters $\Delta \gamma$, and two components for the mobility degradation parameter mismatch $\Delta \theta_{o}$ and $\Delta \theta_{e}$. These two components modulate the mismatch contribution differently, depending on whether the transistors are biased in ohmic or in saturation region. Using this five parameter mismatch model, an extraordinary fit between experimental and computed mismatch is obtained, including minimum length $(1 \mu \mathrm{~m})$ transistors for both ohmic and saturation regions. Standard deviations for these five parameters are obtained as well as their respective correlation coefficients, and are fitted to two dimensional surfaces $f(W, L)$ so that their values can be predicted as a function of transistor sizes. These functions are used in an electrical circuit simulator (Hspice) to predict transistor mismatch. Measured and simulated data are in excellent agreement.


Key Words: analog integrated circuits, transistor mismatch, transistor model, transistor parameter extraction, circuit simulation

## 1. Introduction

Precise analog CMOS circuit design requires availability of confident transistor mismatch models during the design and simulation stages. During the design phase of an analog VLSI circuit, designers face many constraints imposed by the design specifications, such as speed, bandwidth, noise, precision, power consumption, area consumption, which need to be traded off for optimum overall performance. Designers must rely on accurate simulation tools in order to achieve a well optimized final design, especially if performance is pushed to the limits allowed by a given technology. Simulation tools are reliable as long as they are based on good models obtained through confident characterization techniques. If good and well characterized models are embedded in a reliable simulator, circuit designers can confidently test
different circuit topologies and optimize each one of them by optimally sizing their transistors. Automatic design tools are available that by interacting with a simulator are able to obtain transistor sizes for close-to-optimum performance for a given circuit topology and a set of design constraints [1-5].

Often it is not possible to simulate properly the precision limits that can be achieved by a certain circuit topology in a given fabrication process because VLSI circuit manufacturers rarely provide transistor mismatch information, and, if they do, its dependence on transistor size (width and length, independently ${ }^{1}$ ) is not known. What is common among VLSI manufacturers is to provide 'Slow", 'Typical" and ' Fast'' transistor models which account for the range of variation in transistor electrical parameters from run to run (or wafer to wafer, or die to die). Consequently, for a fabricated die, all transistors will
have the same model, which should lie somewhere in between the 'Slow'" and 'Fast'" models. However, this does not account for the variation in transistor electrical parameters whithin the same die. Such variation is often referred in the specialized literature as "transistor mismatch". Transistor mismatch affects offset voltage of differential pairs, errors in current mirrors, errors in arrays of identical current sources, . . . . It is the information on the behavior of this transistor mismatch which is rarely provided by VLSI manufacturers and, if they do, the information is very limited. In this paper we provide a very simple and cheap methodology circuit designers can use to characterize transistor mismatch as a function of transistor width and length, and how to use this information to predict mismatch effects in circuit simulators.

In the specialized literature transistor mismatch is usually characterized by providing the standard deviation of the mismatch in a set of transistor electrical parameters such as the threshold voltage $V_{T 0}$, the current gain factor $\beta=\mu C_{o x} W / L$ ( $\mu$ is mobility, $C_{o x}$ is gate oxide capacitance density, $W$ is transistor width, and $L$ is transistor length), the mobility degradation parameter $\theta$, and the bulk threshold parameter $\gamma$. Table 1 shows a few examples [6-11] on what dependencies for $\sigma_{(\Delta \beta / \beta)}^{2}, \sigma_{\left(\Delta V_{70}\right)}^{2}, \sigma_{(\Delta \theta)}^{2}$ and $\sigma_{(\Delta \gamma)}^{2}$ on transistor sizes ( $W$ is transistor width, $L$ is transistor length) and distance $D$ have been postulated. A good study [12] based on BSIM transistor models is also available in the literature.

In the present paper we introduce a new mismatch model in which the mismatch in $\theta$ is separated into two components, characterized by $\Delta \theta_{o}$ and $\Delta \theta_{e}$, which modulate their contribution differently depending on whether the transistor is biased in ohmic or saturation region. As we will see later, this provides excellent agreement between measured and predicted mismatch for ohmic and saturation regions, even for minimum length transistors. In the next Sections we introduce an experimental method to
obtain a relatively high number (30) of samples (of $\sigma_{(\Delta \beta / \beta)}^{2}, \sigma_{\left(\Delta V_{T 0}\right)}^{2}, \sigma_{\left(\Delta \theta_{o}\right)}^{2}, \sigma_{\left(\Delta \theta_{e}\right)}^{2}, \sigma_{(\Delta \gamma)}^{2}$ and their correlations) in the $\{W, L\}$ design space. Then we fit these measured samples to a general nonlinear function of the form

$$
\begin{align*}
\sigma_{(\Delta P)}^{2}= & C_{00}+\frac{C_{10}}{W-\varepsilon_{w}}+\frac{C_{01}}{L-\varepsilon_{l}} \\
& +\frac{C_{20}}{\left(W-\varepsilon_{w}\right)^{2}}+\frac{C_{11}}{\left(W-\varepsilon_{w}\right)\left(L-\varepsilon_{l}\right)} \\
& +\frac{C_{02}}{\left(L-\varepsilon_{l}\right)^{2}}+\cdots \\
= & \sum_{n, m} \frac{C_{n m}}{\left(W-\varepsilon_{w}\right)^{n}\left(L-\varepsilon_{l}\right)^{m}} \tag{1}
\end{align*}
$$

where $\Delta P$ is the observed mismatch in a certain electrical parameter. Note that we are not interested in discovering the physical meaning of coefficients $C_{n m}$, $\varepsilon_{w}, \varepsilon_{l}$, but only in obtaining a good approximation for the function $\sigma_{(\Delta P)}^{2}=f(W, L)$ in order to use it confidently in a circuit simulator. By defining the space $\{x=1 / W, y=1 / L\}$, note that the limits in this space available to the circuit designer are $x_{\max }=1 / W_{\min }, \quad y_{\text {max }}=1 / L_{\text {min }}, \quad x_{\text {min }}=0, \quad y_{\text {min }}=0$. Measuring a reasonable high number of sample points in this $\{x, y\}$ space provides sufficient information to interpolate the functions $\sigma_{(\Delta P)}$, which are fairly smooth in this space.

The paper is organized as follows. The next Section describes the mismatch characterization chip used to obtain all characterization data. Section 3 explains the set of curves measured for each transistor, how mismatch parameters were extracted from these curves, and how these parameters were statistically characterized. Section 4 provides characterization results for a digital $1.0 \mu \mathrm{~m}$ CMOS technology for a wide range of transistor sizes, and explains how these data were fitted to express standard deviations and correlations as a function of transistor sizes. Section 5 is intended to test the

Table 1. Examples of mismatch models in the literature.

|  | $\sigma_{(\Delta \beta / \beta)}^{2}$ | $\sigma_{\left(\Delta V_{T 0}\right)}^{2}$ | $\sigma_{(\Delta \theta)}^{2}$ | $\sigma_{(\Delta \gamma)}^{2}$ |
| :--- | :--- | :--- | :--- | :--- |
| Pelgrom [6] | $\frac{A_{s}^{2}}{W L}+\frac{A_{w}^{2}}{W^{2} L}+\frac{A_{L}^{2}}{W L^{2}}+S_{\beta}^{2} D^{2}$ | $\frac{A_{V_{T 0}}^{2}}{W L}+S_{V_{T 0}}^{2} D^{2}$ | - | $\frac{A_{\gamma}^{2}}{W L}+S_{\gamma}^{2} D^{2}$ |
| Laksh. [7] | $\frac{A_{\beta 1}}{W L}+\frac{A_{\beta 2}}{W^{2}+L^{2}}$ | $\frac{A_{V 0}}{W L}$ | - | - |
| Bastos [9-11] | $\frac{A_{\beta}^{2}}{W L}$ | $\frac{A_{V 1}^{2}}{W L}+\frac{A_{V 2}^{2}}{W L^{2}}-\frac{A_{V 3}^{2}}{W^{2} L}$ | $\frac{A_{\theta}^{2}}{W L}$ | - |

correctness and robustness of the extracted mismatch parameters, and finally Section 6 describes how to use the extracted mismatch characterization results in a standard circuit simulator like (H)Spice.

## 2. Mismatch Characterization Chip

According to Table 1 [6-11], the mismatch in parameter $P$ between two identical transistors is statistically characterized by a quadratic deviation whose general form can be written as

$$
\begin{equation*}
\sigma_{(\Delta P)}^{2}=f(W, L)+S_{P}^{2} D^{2} \tag{2}
\end{equation*}
$$

where $W$ and $L$ are the transistors width and length, and $D$ is the distance between them. The presence of two terms in equation (2) indicates that there are two kinds of causes producing transistor mismatch. The first term is produced by the fact that device physical parameters (such as doping concentrations, junctions depth, implants depth, oxide thicknesses,...) are not exactly constant but suffer from random perturbations along a die. By increasing transistor areas the device electrical parameters $P$ (like threshold voltage $V_{T 0}$, current gain factor $\beta$, mobility reduction parameter $\theta$, or bulk threshold parameter $\gamma$ ) will become less sensitive to the random nature of the device physical parameters. The second term in equation (2), characterized by parameter $S_{P}$, is produced by the fact that the device physical parameters present a certain gradient variation along the dies [6,8,10-13]. Usually, the gradients present in small and medium size dies can be approximated by planes. Statistical characterization of these planes (which means obtaining $S_{P}$ ) can be performed with a small number of transistors per die and measuring many dies. This is illustrated in Fig. 1 where three planes of different orientation are shown. Each plane represents the gradient variation of a given electrical parameter $P$ for three different dies. If two transistors are located at positions $\left(x_{1}, y_{1}\right)$ and $\left(x_{2}, y_{2}\right)$ their gradient-induced mismatch contribution to $\Delta P$ is different for each of the three fabricated chips. However, for a given fabricated chip, the gradient plane is common for all transistors and the mismatch it induces can be eliminated through layout techniques, such as 'common centroid' " configurations [14]. Note that increasing transistor distance results in increasing the gradient-induced mismatch.

Many Silicon Foundries do characterize, at the wafer level, these gradient variations, which stay fairly stable from wafer to wafer, and run to run. However, fabricated dies proceed from many wafer regions and therefore, their gradient component can be considered to possess a random nature. Characterization of the gradient random nature, which requires the availability of many dies, results in obtaining term $S_{P}$. On the other hand, the transistor mismatch induced by the device physical parameters random nature, changes little from die to die. Consequently, its statistical characterization can be done by putting many transistors in a single die and measuring a reduced number of dies. For example, for one of the dies in Fig. 1, by measuring $\Delta P$ of many transistor pairs separated by the same distance (and oriented in the same direction) and computing their standard deviation $\sigma_{(\Delta P)}$, the gradient induced component (characterized by $\overline{\Delta P}$ ) is eliminated, remaining only the random-induced component. This is very convenient for circuit designers, since they can easily have a small number of samples of a prototype mismatch-characterization-chip at a reasonable cost. This paper thus concentrates on the characterization of size dependent mismatch terms (i.e. $f(W, L)$ in equation (2)), and a wide range of transistor sizes will be characterized.

With all this in mind we designed a special purpose chip [15] intended to characterize the "random perturbations induced terms" of CMOS transistor mismatches, as a function of transistor size, i.e. function $f(W, L)$ in equation (2). As shown in Fig. 2, the chip consists of an array of identical cells. Each cell contains 30 NMOS and 30 PMOS transistors, each of a different size. Sizes are such that widths are $W=40 \mu \mathrm{~m}, 20 \mu \mathrm{~m}, 10 \mu \mathrm{~m}, 5 \mu \mathrm{~m}, 2.5 \mu \mathrm{~m}, 1.25 \mu \mathrm{~m}$, and lengths are $L=40 \mu \mathrm{~m}, 10 \mu \mathrm{~m}, 4 \mu \mathrm{~m}, 2 \mu \mathrm{~m}, 1 \mu \mathrm{~m}$. Digital decoding/selection circuitry is included in each cell and outside the array. Elements in the chip are arranged in a way such that all NMOS transistors have their drains connected to chip pin $D N$, all PMOS transistors have their drains connected to chip pin $D P$, all NMOS and PMOS transistors have their sources connected to chip pin $S$, all NMOS and PMOS transistors have their gates short-circuited to their sources, except for one NMOS-PMOS pair which has their gates connected to chip pin $G$. The digital bus and the internal decoding/selection circuitry selects one cell in the array and, inside this cell, one pair of NMOS and PMOS transistors, connecting their gates


Fig. 1. Illustration of gradient-induced mismatch component for three different dies, each characterized by a gradient-plane.


Fig. 2. Mismatch characterization chip simplified schematic.
to chip pin $G$. A chip with an $8 \times 8$ cell array has been fabricated in a digital $1.0 \mu \mathrm{~m}$ CMOS process which occupies an area of $4.0 \mathrm{~mm} \times 3.5 \mathrm{~mm}$, and uses 18 pins ( 12 for the decoding/selection Bus, $D N, D P, G, S$, $V_{d d}$, and Gnd). Cell size is $415 \mu \mathrm{~m} \times 363 \mu \mathrm{~m}$, so that distance between equal size transistors of adjacent cells is $363 \mu \mathrm{~m}$. Some transistors in the periphery cells presented large systematic deviations with respect to those in the inside cells. ${ }^{2}$ Consequently, statistical computations were performed only on inner cells transistors, thus rendering an effective cell array of $6 \times 6$. Note that, although the distance between equal transistors is fairly large ( $363 \mu \mathrm{~m}$ ) , this distance does not contribute to the second term in equation (2) on our mismatch characterizations. The reason is, as discussed above, that the gradient contribution to $\Delta P$ is equal for all pairs (assuming gradients are defined by planes, which is a reasonable assumption for a die size of $3.5 \mathrm{~mm} \times 4.0 \mathrm{~mm}$ ) and is thus eliminated when computing ${ }^{3} \sigma_{(\Delta P)}$.

The experimental characterization set-up consists of a host computer controlling the decoding/ selection bus and a DC-curves measuring instrument (like the HP4145). This instrument is connected to pins $D N$, $D P, S, G$, and chip substrate. The host computer selects one NMOS-PMOS pair and the instrument measures first the NMOS transistor (putting connection $D P$ into high-impedance and measuring through pins $S, G$, and $D N$ ) and then the PMOS transistor (putting connection $D N$ into high-impedance and measuring through pins $S, G$, and $D P$ ). A simple software program sequentially selects and measures all transistors in the chip. Section 3 describes the DCcurves that were measured for each transistor, how electrical parameter mismatches were extracted from these curves, and how their statistical characterization was performed.

## 3. Mismatch Parameter Extraction and Statistical Characterization

Transistor parameter mismatches were obtained by measuring pairs of identical transistors located in adjacent cells of the same row. Since in the chip there are $6 \times 6$ effective cells, there are 6 rows, each of which provides 5 pairs of adjacent cells. This results in 30 adjacent transistor pairs (for each transistor size and type). The statistical significance of 30 measurements to determine a standard deviation is as follows:
assuming a normal distribution, if 30 samples are available to compute a standard deviation $\sigma_{\text {Computed }}$, it can be assured that the $95 \%$ confidence interval for the real standard deviation $\sigma_{\text {Real }}$ is [16]
$0.7964 \times \sigma_{\text {Computed }} \leq \sigma_{\text {Real }} \leq 1.344 \times \sigma_{\text {Computed }}$
For each transistor pair, four curves were measured. Two of them while operating in the ohmic region and the other two for saturation (always in strong inversion). These curves are

Curve 1: $\quad I_{D S}\left(V_{G S}\right) \quad, \quad V_{S B}=0 \mathrm{~V}$,

$$
\begin{equation*}
V_{D S}=0.1 V \quad, \quad V_{G S} \in[1.5,5.0] \tag{4}
\end{equation*}
$$

Curve 2: $I_{D S}\left(V_{S B}\right) \quad, \quad V_{G S}=3.0 \mathrm{~V}$,

$$
\begin{equation*}
V_{D S}=0.1 \mathrm{~V} \quad, \quad V_{S B} \in[0,2.0] \tag{5}
\end{equation*}
$$

Curve 3: $\quad I_{D S}\left(V_{G S}\right) \quad, \quad V_{S B}=0 \mathrm{~V}$,

$$
\begin{equation*}
V_{D S}=4.0 \mathrm{~V} \quad, \quad V_{G S} \in[1.5,5.0] \tag{6}
\end{equation*}
$$

Curve 4: $\quad I_{D S}\left(V_{S B}\right) \quad, \quad V_{G S}=3.0 \mathrm{~V}$,

$$
\begin{equation*}
V_{D S}=4.0 \mathrm{~V} \quad, \quad V_{S B} \in[0,2.0] \tag{7}
\end{equation*}
$$

Curves 1 and 3 are intended to characterize the current gain factor $\beta$, the voltage threshold $V_{T 0}$ and the mobility degradation parameter $\theta$, while Curves 2 and 4 intend to characterize the bulk threshold parameter $\gamma$. Care must be taken in order to keep current levels sufficiently small so that mismatch introduced by series resistances (contact resistances, variable length routing wires, . . .) is negligible. The following strong inversion large signal transistor model was assumed, ${ }^{4}$

$$
\begin{equation*}
I_{D S}=\beta \frac{V_{G S}-V_{T}\left(V_{S B}\right)-\frac{1}{2} V_{D S}}{1+\theta\left(V_{G S}-V_{T}\left(V_{S B}\right)\right)} V_{D S}, \tag{8}
\end{equation*}
$$

for ohmic region (Curves 1, 2)

$$
\begin{align*}
I_{D S}= & \frac{\beta}{2} \frac{\left(V_{G S}-V_{T}\left(V_{S B}\right)\right)^{2}}{1+\theta\left(V_{G S}-V_{T}\left(V_{S B}\right)\right)} \\
& \text { for saturation region (Curves 3, 4) } \tag{9}
\end{align*}
$$

where,

$$
\begin{equation*}
V_{T}\left(V_{S B}\right)=V_{T 0}+\gamma\left[\sqrt{\phi+V_{S B}}-\sqrt{\phi}\right] \tag{10}
\end{equation*}
$$

Note that equation (9) is obtained from equation (8) by replacing $V_{D S}$ by $V_{D S_{s a t}}=V_{G S}-V_{T}\left(V_{S B}\right)$. These curves depend nonlinearly on the large signal
parameters to be extracted ( $\beta, V_{T 0}, \theta$ and $\gamma$ ) as well as on the measured data points $\left\{V_{G S}\right\}$ and $\left\{V_{S B}\right\}$. Therefore, these large-signal parameters should be extracted using nonlinear multi-parameters curve fitting techniques, such as the Levenberg- Marquadt method [17]. For a given transistor pair, the mismatch in the extracted large-signal parameters can be obtained directly by taking the parameters difference. However, large-signal parameters are always extracted with a certain error by whatever numerical algorithm is used. The reasons are noise present in the measured data $\left(I_{D S}\right)$, limited number of data points measured, approximate nature of the mathematical nonlinear models (i.e equations (8)-(10)), among others. Consequently, it is much more reliable to fit the current mismatch data $\Delta I_{D S} / I_{D S}$ to its theoretical equation [9-11],

$$
\begin{align*}
\frac{\Delta I_{D S}}{I_{D S}}= & \frac{1}{I_{D S}} \frac{\partial I_{D S}}{\partial \beta} \Delta \beta \\
& +\frac{1}{I_{D S}} \frac{\partial I_{D S}}{\partial V_{T}}\left(\frac{\partial V_{T}}{\partial V_{T 0}} \Delta V_{T 0}+\frac{\partial V_{T}}{\partial \gamma} \Delta \gamma\right) \\
& +\frac{1}{I_{D S}} \frac{\partial I_{D S}}{\partial \theta} \Delta \theta \tag{11}
\end{align*}
$$

and extract from it the mismatch parameters $\left(\Delta \beta / \beta, \Delta V_{T 0}, \Delta \theta, \Delta \gamma\right)$ directly. In order to compute the different mismatch parameter coefficients in equation (11) the large signal parameters $\left(\beta, V_{T}, \theta, \gamma\right)$ are needed. Their values are now less critical, but are common for the two transistors. One can take either those values extracted for the first or the second transistor, or the mean of both. Depending on whether the transistors are operated in ohmic or saturation region, equation (11) changes as follows,

$$
\begin{align*}
\frac{\Delta I_{D S}}{I_{D S}}= & \frac{\Delta \beta}{\beta}-\frac{1+\frac{1}{2} \theta V_{D S}}{\left[V_{G S}-V_{T}\left(V_{S B}\right)-\frac{1}{2} V_{D S}\right]\left[1+\theta\left(V_{G S}-V_{T}\left(V_{S B}\right)\right)\right]} \Delta V_{T} \\
& -\frac{V_{G S}-V_{T}\left(V_{S B}\right)}{1+\theta\left(V_{G S}-V_{T}\left(V_{S B}\right)\right)} \Delta \theta \quad, \quad \text { for ohmic }  \tag{12}\\
\frac{\Delta I_{D S}}{I_{D S}}= & \frac{\Delta \beta}{\beta}-\frac{2+\theta\left(V_{G S}-V_{T}\right)}{\left[V_{G S}-V_{T}\left(V_{S B}\right)\right]\left[1+\theta\left(V_{G S}-V_{T}\left(V_{S B}\right)\right)\right]} \Delta V_{T} \\
& -\frac{V_{G S}-V_{T}\left(V_{S B}\right)}{1+\theta\left(V_{G S}-V_{T}\left(V_{S B}\right)\right)} \Delta \theta \quad, \quad \text { for saturation } \tag{13}
\end{align*}
$$

where,

$$
\begin{equation*}
\Delta V_{T}=\Delta V_{T 0}+\Delta \gamma\left[\sqrt{\phi+V_{S B}}-\sqrt{\phi}\right] \tag{14}
\end{equation*}
$$

The mismatch parameters to be extracted from these equations would be $\Delta \beta / \beta, \Delta V_{T 0}, \Delta \theta$ and $\Delta \gamma$.

Since $\Delta I_{D S} / I_{D S}$ is obtained from two independent measurements of $I_{D S}$, it is important to assure that their measurement conditions are as similar as possible. This means that both curves should be measured as close as possible in time (i.e. consecutively) and that the settings of the instrument should not change in between. Thus the procedure should be as follows:

```
1. Go to next transistor pair
2. For curve = 1 to 4
    2.1. measure IDS1 for 1st transistor
    2.2. measure I IDS2 for 2nd transistor
    2.3. compute '2\langleI淐1 - I IDS2
3. Go to Step 1
```

Note that by this procedure the second transistor of a transistor pair is also the first transistor of the next transistor pair, and is therefore measured twice. However, in between, the settings of the instrument change (from Curve 1 to Curve 4) and little offsets might have been introduced. ${ }^{5}$ An alternative could be to measure Curve 1 for all transistors, then Curve 2, and so on. But then, for a given transistor, there would be a large time between the measurement of the different curves, which could introduce an extra artificial mismatch due to, for example, temperature drift.

The precision with which the mismatch parameters are extracted depend on the number of data points measured for each curve, and on the precision with which each data point is measured. We noticed that using a large number of data points does not improve much the precision of the extracted parameters, and observed that a reasonable compromise between measurement-time and precision was obtained for 11 data points. On the contrary, it was very important to measure each data point with as much precision as possible, i.e. with as little measurement noise as possible. Instruments eliminate noise by repeating the measurement several times and providing the average as the result. In our case, we set the instrument to average 256 measurements. This way, when computing $\Delta I_{D S} / I_{D S}$, we do not obtain pure noise.

Regarding the large signal model, note that equations (8)-(10) describe a very simplistic MOS transistor model. This means that we cannot expect to obtain for all transistor sizes the same large signal
parameters. Furthermore, for the same transistor, we should not expect to obtain the same large signal parameters when it is biased in ohmic or in saturation. Consequently, for each transistor, the large signal parameters should be extracted independently for Curves 1-2 (equations (8) and (10)) and Curves 3-4 (equations (9) and (10)).

Regarding the mobility reduction parameter $\theta$ in equations (8)-(9), it is important to know that by these equations an effective $\theta_{\text {eff }}$ will be extracted that includes additional terms. In ohmic region, if one includes a drain series resistance $R_{D}$ and a source series resistance $R_{S}$, replaces in equation (8) $V_{G S}$ by $V_{G S}-R_{S} I_{D S}$ and $V_{D S}$ by $V_{D S}-\left(R_{S}+R_{D}\right) I_{D S}$, and derives a closed form expression for $I_{D S}$ after neglecting some terms, a similar equation to equation (8) results in which $\theta$ has been replaced by
$\left.\theta_{\text {eff }}\right|_{\text {ohmic }}=\theta+\beta R_{S}+\beta R_{D} \frac{V_{G S}-V_{T}-V_{D S}}{V_{G S}-V_{T}}$
If $V_{D S} \ll V_{G S}-V_{T}$, then
$\left.\theta_{\text {eff }}\right|_{\text {ohmic }} \approx \theta+\beta\left(R_{S}+R_{D}\right)=\theta+2 \frac{\mu C_{o x} l_{d} R_{\square}}{L}$
where $R_{\square}$ is the diffusion sheet resistance per square and $l_{d}$ is the distance from the gate diffusion edge to the source (and drain) contact region. By evaluating the terms in equation (16) for typical parameter values, it can be seen that the second term can be of the order of $\theta$, or larger for small values of $L$. As $V_{D S}$ increases, the effect of $R_{D}$ becomes weaker until it dissappears as the transistor enters saturation.

Another effect that influences the extracted value for $\theta_{\text {eff }}$ is the carriers velocity saturation $\nu_{s}$, which can be expressed as [18-19]

$$
\begin{align*}
I_{D S} & =\beta \frac{V_{G S}-V_{T}-\frac{1}{2} V_{D S}}{\left[1+\theta\left(V_{G S}-V_{T}\right)\right]\left[1+\frac{\mu}{2 \nu_{s} L} V_{D S}\right]} V_{D S} \\
& \approx \beta \frac{V_{G S}-V_{T}-\frac{1}{2} V_{D S}}{1+\left(V_{G S}-V_{T}\right)\left(\theta+\frac{\mu}{2 \nu_{s} L} \frac{V_{D S}}{V_{G S}-V_{T}}\right)} V_{D S} \tag{17}
\end{align*}
$$

for ohmic region, while for saturation $V_{D S}$ is replaced by $V_{D S_{s a t}}=V_{G S}-V_{T}$.

Consequently, including the effects of drain and source resistances, as well as carrier velocity saturation, results in the following $\theta_{\text {eff }}$ value,

$$
\begin{align*}
\theta_{e f f}= & \theta+\beta\left(R_{D}+R_{S}\right) \\
& +\left(\frac{\mu}{2 \nu_{s} L}-\beta R_{D}\right) \frac{V_{D S}}{V_{G S}-V_{T}} \tag{18}
\end{align*}
$$

where $V_{D S}$ is substituted by $V_{D S_{s a t}}=V_{G S}-V_{T}$ when the transistor is biased in saturation. Replacing $\beta, R_{D}$ and $R_{S}$ by their respective expressions results in

$$
\begin{align*}
\theta_{e f f}= & \theta+2 \frac{\mu C_{o x} l_{d} R}{L} \\
& +\frac{\mu}{L}\left(\frac{1}{2 \nu_{s}}-C_{o x} l_{d} R_{\square}\right) \frac{V_{D S}}{V_{G S}-V_{T}} \tag{19}
\end{align*}
$$

where one can see that the extra terms are significant for short channel transistors. From equations (18)(19) we can express the mismatch in $\theta_{\text {eff }}$ as ${ }^{6}$

$$
\begin{equation*}
\Delta \theta_{e f f} \approx \Delta \theta_{o}+\frac{V_{D S}}{V_{G S}-V_{T}} \Delta \theta_{e} \tag{20}
\end{equation*}
$$

where $\Delta \theta_{o}$ is the $\theta_{\text {eff }}$ mismatch in ohmic region when $V_{D S} \approx \mathrm{OV}$ and $\Delta \theta_{o}+\Delta \theta_{e}$ is the corresponding mismatch for saturation region. Consequently, this fact forces us to extract $\Delta \theta_{\text {eff }}$ for ohmic region (preferably with $V_{D S} \approx 0$ ) as well as for saturation. On the other hand, mismatch parameters $\Delta \beta / \beta, \Delta V_{T 0}$ and $\Delta \gamma$ should be the same for ohmic and saturation regions. ${ }^{7}$ According to this discussion, the mismatch model considered for a transistor pair will be

$$
\begin{aligned}
\frac{\Delta I_{D S}}{I_{D S}}= & \frac{\Delta \beta}{\beta} \\
& -\frac{1+\frac{1}{2} \theta_{e f f} V_{D S}}{\left[V_{G S}-V_{T}\left(V_{S B}\right)-\frac{1}{2} V_{D S}\right]\left[1+\theta_{e f f}\left(V_{G S}-V_{T}\left(V_{S B}\right)\right)\right]} \Delta V_{T} \\
& -\frac{V_{G S}-V_{T}\left(V_{S S}\right)}{1+\theta_{e f f}\left(V_{G S}-V_{T}\left(V_{S B}\right)\right)} \Delta \theta_{\theta}, \text { for ohmic } \quad \text { with } V_{D S} \approx 0
\end{aligned}
$$

$$
\frac{\Delta I_{D S}}{I_{D S}}=\frac{\Delta \beta}{\beta}
$$

$$
-\frac{2+\theta_{e f f}\left(V_{G S}-V_{T}\right)}{\left[V_{G S}-V_{T}\left(V_{S B}\right)\right]\left[1+\theta_{e f f}\left(V_{G S}-V_{T}\left(V_{S B}\right)\right)\right]} \Delta V_{T}
$$

$$
\begin{equation*}
-\frac{V_{G S}-V_{T}\left(V_{S B}\right)}{1+\theta_{e f f}\left(V_{G S}-V_{T}\left(V_{S B}\right)\right)}\left(\Delta \theta_{o}+\Delta \theta_{e}\right), \text { for saturation } \tag{22}
\end{equation*}
$$

$$
\begin{equation*}
\Delta V_{T}=\Delta V_{T 0}+\Delta \gamma\left[\sqrt{\phi+V_{S B}}-\sqrt{\phi}\right] \tag{23}
\end{equation*}
$$

where the large signal parameters $\beta, V_{T 0}, \theta_{\text {eff }}$ and $\gamma$ are different for ohmic and saturation, but the mismatch parameters $\Delta \beta / \beta, \Delta V_{T 0}, \Delta \theta_{o}, \Delta \theta_{e}$ and $\Delta \gamma$ are unique for each transistor pair.

For each transistor pair, the measurement/extraction procedure is as follows.

1. Measure Curve 1 (equation (4)) for both transistors. Extract the large signal parameters $\left\{\beta, V_{T 0}, \theta_{\text {eff }}\right\}_{\text {ohmic }}$.
2. Measure Curve 2 (equation (5)) for both transistors. Compute (by equation (8)),

$$
\begin{equation*}
V_{T}\left(V_{S B}\right)=V_{G S}+\frac{\frac{\beta}{2} V_{D S}^{2}+I_{D S}}{\theta_{e f f} I_{D S}-\beta V_{D S}} \tag{24}
\end{equation*}
$$

(using for $\beta$ and $\theta_{\text {eff }}$ the values extracted from Curve 1) and fit it to equation (10) (using for $V_{T 0}$ the value extracted from Curve 1), obtaining $\{\gamma, \phi\}_{\text {ohmic }}$.
3. Measure Curve 3 (equation (6)) for both transistors. Extract the large signal parameters $\left\{\beta, V_{T 0}, \theta_{\text {eff }}\right\}_{\text {sat }}$.
4. Measure Curve 4 (equation (7)) for both transistors. Compute (by equation (9)),

$$
\begin{equation*}
V_{T}\left(V_{S B}\right)=V_{G S}-\frac{\theta_{e f f} I_{D S}}{\beta}\left[1+\sqrt{1+\frac{2 \beta}{\theta_{e f f}^{2} I_{D S}}}\right] \tag{25}
\end{equation*}
$$

(using for $\beta$ and $\theta_{\text {eff }}$ the values extracted from Curve 3) and fit it to equation (10) (using for $V_{T 0}$ the value extracted from Curve 3), obtaining $\{\gamma, \phi\}_{\text {sat }}$.
At this point we have the large signal parameters for ohmic $\left\{\beta, V_{T 0}, \theta_{\text {eff }}, \gamma, \phi\right\}_{\text {ohmic }}$ and saturation $\left\{\beta, V_{T 0}, \theta_{\text {eff }}, \gamma, \phi\right\}_{\text {sat }}$. To obtain now the five mismatch parameters $\left\{\Delta \beta / \beta, \Delta V_{T 0}, \Delta \theta_{o}, \Delta \theta_{e}, \Delta \gamma\right\}$ for the transistor pair, the procedure continues as follows,
5. For the current mismatch $\Delta I_{D S} / I_{D S}$ of Curve 1

$$
\begin{equation*}
\left.\frac{\Delta I_{D S}}{I_{D S}}\right|_{\text {Curve1 }}=\frac{\Delta \beta}{\beta}+X_{1 a} \Delta V_{T 0}+X_{2 a} \Delta \theta_{o} \tag{26}
\end{equation*}
$$

compute the coefficients
$X_{1 a}=-\frac{1+\frac{1}{2} \theta_{e f f} V_{D S}}{\left[V_{G S}-V_{T 0}-\frac{1}{2} V_{D S}\right]\left[1+\theta_{e f f}\left(V_{G S}-V_{T 0}\right)\right]}$
$X_{2 a}=-\frac{V_{G S}-V_{T 0}}{1+\theta_{e f f}\left(V_{G S}-V_{T 0}\right)}$
using $\left\{V_{T 0}, \theta_{\text {eff }}\right\}_{\text {ohmic }}$.
6. For the current mismatch $\Delta I_{D S} / I_{D S}$ of Curve 2

$$
\begin{equation*}
\left.\frac{\Delta I_{D S}}{I_{D S}}\right|_{\text {Curve2 }}=\frac{\Delta \beta}{\beta}+X_{1 b} \Delta V_{T 0}+X_{2 b} \Delta \theta_{o}+X_{3 b} \Delta \gamma \tag{28}
\end{equation*}
$$

compute the coefficients
$X_{1 b}=-\frac{1+\frac{1}{2} \theta_{e f f} V_{D S}}{\left[V_{G S 0}-V_{T}\left(V_{S B}\right)-\frac{1}{2} V_{D S}\right]\left[1+\theta_{e f f}\left(V_{G S 0}-V_{T}\left(V_{S B}\right)\right)\right]}$
$X_{2 b}=-\frac{V_{G S 0}-V_{T}\left(V_{S B}\right)}{1+\theta_{\text {eff }}\left(V_{G S 0}-V_{T}\left(V_{S B}\right)\right)}$
$X_{3 b}=X_{1 b}\left[\sqrt{\phi+V_{S B}}-\sqrt{\phi}\right]$
using $\left\{\theta_{\text {eff }}, \phi\right\}_{\text {ohmic }}$, and where $V_{G S 0}=3.0 \mathrm{~V}$ and $V_{T}\left(V_{S B}\right)$ is obtained from equation (24).
7. For the current mismatch $\Delta I_{D S} / I_{D S}$ of Curve 3
$\left.\frac{\Delta I_{D S}}{I_{D S}}\right|_{\text {Curve } 3}=\frac{\Delta \beta}{\beta}+X_{1 c} \Delta V_{T 0}+X_{2 c}\left(\Delta \theta_{o}+\Delta \theta_{e}\right)$
compute the coefficients
$X_{1 c}=-\frac{2+\theta_{e f f}\left(V_{G S}-V_{T 0}\right)}{\left(V_{G S}-V_{T 0}\right)\left[1+\theta_{e f f}\left(V_{G S}-V_{T 0}\right)\right]}$
$X_{2 c}=-\frac{V_{G S}-V_{T 0}}{1+\theta_{\text {eff }}\left(V_{G S}-V_{T 0}\right)}$
using $\left\{V_{T 0}, \theta_{\text {eff }}\right\}_{\text {sat }}$.
8. For the current mismatch $\Delta I_{D S} / I_{D S}$ of Curve 4
$\left.\frac{\Delta I_{D S}}{I_{D S}}\right|_{\text {Curve } 4}=\frac{\Delta \beta}{\beta}+X_{1 d} \Delta V_{T 0}+X_{2 d}\left(\Delta \theta_{o}+\Delta \theta_{e}\right)+X_{3 d} \Delta \gamma$
compute the coefficients
$X_{1 d}=-\frac{2+\theta_{\text {eff }}\left(V_{G S 0}-V_{T}\left(V_{S B}\right)\right)}{\left(V_{G S 0}-V_{T}\right)\left[1+\theta_{e f f}\left(V_{G S 0}-V_{T}\left(V_{S B}\right)\right)\right]}$
$X_{2 d}=-\frac{V_{C S 0}-V_{T}\left(V_{S B}\right)}{1+\theta_{e f f}\left(V_{G S 0}-V_{T}\left(V_{S B}\right)\right)}$
$X_{3 d}=X_{1 d}\left[\sqrt{\phi+V_{S B}}-\sqrt{\phi}\right]$
using $\left\{\theta_{\text {eff }}, \phi\right\}_{\text {sat }}$, and where $V_{G S 0}=3.0 \mathrm{~V}$ and $V_{T}\left(V_{S B}\right)$ is obtained from equation (25).
9. Fit simultaneously equations (26), (28), (30) and (32) using the Least Squares Minimum (LSM) algorithm, obtaining the optimum five mismatch parameters $\left\{\Delta \beta / \beta, \Delta V_{T 0}, \Delta \theta_{o}, \Delta \theta_{e}, \Delta \gamma\right\}$.
This measurement/extraction procedure is repeated for the $N_{T}=30$ transistor pairs. For each extracted
mismatch parameter $\Delta P\left(\Delta \beta / \beta, \Delta V_{T 0}, \Delta \theta_{o}, \Delta \theta_{e}, \Delta \gamma\right)$ its standard deviation $\sigma_{(\Delta P)}$ is computed, as well as all correlations between pairs of mismatch parameters $r_{\left(\Delta P_{1}, \Delta P_{2}\right)}$. For each fabricated chip, standard deviations and correlations are obtained for each transistor size and type (NMOS and PMOS).

## 4. Characterization Results

A mismatch characterization chip was fabricated in a digital double-metal single-poly $1.0 \mu \mathrm{~m}$ CMOS process. The die area of the chip is $3.5 \mathrm{~mm} \times 4.0 \mathrm{~mm}$. Ten samples were delivered by the foundry, eight of which were fault free. For each fault free die, transistor size,
and transistor type, the following standard deviations of the mismatch parameters were extracted, following the procedure described in the previous Section,

$$
\begin{equation*}
\sigma_{(\Delta \beta / \beta)}, \sigma_{\left(\Delta V_{T 0}\right)}, \sigma_{\left(\Delta \theta_{o}\right)}, \sigma_{\left(\Delta \theta_{e}\right)}, \sigma_{(\Delta \gamma)} \tag{34}
\end{equation*}
$$

Also, their respective correlation terms were obtained

$$
\begin{align*}
& r_{\left(\Delta \beta, \Delta V_{T 0}\right)}, r_{\left(\Delta \beta, \Delta \theta_{o}\right)}, r_{\left(\Delta \beta, \Delta \theta_{e}\right)}, r_{(\Delta \beta, \Delta \gamma)}, r_{\left(\Delta V_{T 0}, \Delta \theta_{o}\right)} \\
& r_{\left(\Delta V_{T 0}, \Delta \theta_{e}\right)}, r_{\left(\Delta V_{T 0}, \Delta \gamma\right)}, r_{\left(\Delta \theta_{o}, \Delta \theta_{e}\right)}, r_{\left(\Delta \theta_{o}, \Delta \gamma\right)}, r_{\left(\Delta \theta_{e}, \Delta \gamma\right)} \tag{35}
\end{align*}
$$

Knowing these five standard deviations and ten correlation coefficients (for each transistor size and type), one should be able to predict the standard deviation of the measured current mismatch. This


Fig. 3. Measured vs. predicted current mismatch $\sigma\left(\Delta I_{D S} / I_{D S}\right)$ (in $\%$ ) for Curve 1 for all transistor sizes for one of the chips. Horizontal scale is $V_{G S}$ from 1.5 V to 5.0 V .

Curve 2, $\mathrm{W}=40 \mu \mathrm{~m}$


Curve 2, $\mathrm{W}=5 \mu \mathrm{~m}$


Curve 2, W=20um


Curve 2, W=2.5 mm


Curve 2, W=10 m


Curve 2, W=1.25 $\mu \mathrm{m}$


Fig. 4. Measured vs. predicted current mismatch $\sigma\left(\Delta I_{D S} / I_{D S}\right)$ (in \%) for Curve 2 for all transistor sizes for one of the chips. Horizontal scale is $V_{S B}$ from 0 V to 2.0 V .
standard deviation can be obtained for example for Curve 1 from equation (26),

$$
\begin{align*}
\left.\sigma^{2}\left(\frac{\Delta I_{D S}}{I_{D S}}\right)\right|_{\text {Curvel }}= & \sigma_{\left(\frac{\Delta f}{\beta}\right)}^{2}+X_{1 a}^{2} \sigma_{\left(\Delta V_{T 0}\right)}^{2}+X_{2 a}^{2} \sigma_{\left(\Delta \theta_{o}\right)}^{2} \\
& +2 r_{\left(\Delta \beta, \Delta V_{T 0}\right)} X_{1 a} \sigma_{\left(\frac{\Delta \beta}{B}\right)} \sigma_{\left(\Delta V_{T 0}\right)} \\
& +2 r_{\left(\Delta \beta, \Delta \theta_{o}\right)} X_{2 a} \sigma_{\left(\frac{\Delta \beta}{B}\right.} \sigma_{\left(\Delta \theta_{o}\right)} \\
& +2 r_{\left(\Delta V_{T 0}, \Delta \theta_{o}\right)} X_{1 a} X_{2 a} \sigma_{\left(\Delta V_{T 0}\right)} \sigma_{\left(\Delta \theta_{o}\right)} \tag{36}
\end{align*}
$$

The right hand side of equation (36) can be obtained directly from the Curve 1 measured current mismatch values, and are shown in Fig. 3 with symbols (circles for $L=40 \mu \mathrm{~m}$, crosses for $L=10 \mu \mathrm{~m}$, stars for $L=4 \mu \mathrm{~m}$, diamonds for $L=2 \mu \mathrm{~m}$, triangles for
$L=1 \mu \mathrm{~m}$ ) for all NMOS transistor sizes. The left hand side is computed using the extracted statistical mismatch parameters of equations (34)-(35) and the extracted large signal parameters for ohmic region, and is shown in Fig. 3 with continuous traces. In a similar way the measured and predicted current mismatches are shown for Curves 2, 3 and 4 in Fig. 4, Fig. 5, and Fig. 6, respectively. As can be seen, the agreement between measured and predicted current mismatch is excellent for all 4 curves, and for all transistor sizes including the minimum transistor length cases.

Fig. 3 to Fig. 6 correspond to the current mismatch measurements for one single chip, and the extracted statistical mismatch parameters for this same chip.


Fig. 5. Measured vs. Predicted Current Mismatch $\sigma\left(\Delta I_{D S} / I_{D S}\right)$ (in\%) for Curve 3 for all transistor sizes for one of the chips. Horizontal scale is $V_{G S}$ from 1.5 V to 5.0 V .

When collecting the data for all eight measured chips, it becomes apparent that $\sigma\left(\Delta I_{D S} / I_{D S}\right)$ changes from chip to chip. This is shown in Fig. 7 for the case of Curve 3, for all NMOS transistor sizes, where measured current mismatch is indicated with dots. Averaging over the eight chips the values of the extracted statistical mismatch parameters of equations (34-35), one predicts the central continuous line curves shown in Fig. 7. These predicted curves would characterize a 'typical', or average mismatch, and their corresponding mismatch parameters can be called 'typical case statistical mismatch parameters''. If in Fig. 7 one focuses on the curves with maximum mismatch and takes the mismatch parameters for these curves only, they would correspond to
a maximum mismatch case and could be called '"maximum case statistical mismatch parameters'. Similarly, focusing on curves with minimum mismatch and taking the mismatch parameters for these curves only, one could call them the "minimum case statistical mismatch parameters, ${ }^{, 8}$. Providing this set of 'typical", 'maximum" and 'minimum" statistical mismatch parameters for many transistor sizes, would characterize the transistor mismatch behavior as a function of transistor size. ${ }^{9}$ The more dies are characterized, the more reliable would be the values for 'typical", 'maximum" and 'minimum"' statistical mismatch parameters for this technology. Following this procedure, we obtained for each transistor size and type, three values for each


Fig. 6. Measured vs. predicted current mismatch $\sigma\left(\Delta I_{D S} / I_{D S}\right)$ (in \%) for Curve 4 for all transistor sizes for one of the chips. Horizontal scale is $V_{S B}$ from 0 V to 2.0 V .
mismatch parameter (i.e., for the 5 standard deviations and for the 10 correlation coefficients): minimum, typical, and maximum values. The resulting values are shown in Table 2 for the 5 standard deviations and 3 of the correlations.

Noting the dispersion in standard deviation from chip to chip (see Fig. 7), one might reconsider, if it is strictly necessary to take into account all 5 standard deviations and all 10 correlations. Our experience is the following. If minimum transistor length is above $4 \mu \mathrm{~m}, \Delta \theta_{o}$ and $\Delta \theta_{e}$ are not necessary to be extracted. One can extract $\Delta \beta / \beta, \Delta V_{T 0}$ and $\Delta \gamma$ for each transistor pair. Furthermore, these 3 mismatch parameters can be extracted for only one region of operation (either ohmic or saturation) and still are able to predict the
mismatch in the other region with acceptable precision. Even more, when predicting the mismatch in current, one can ignore the correlation terms and still predicted results are acceptable. This is what Pelgrom reported in 1989 [6], but for square transistors only.

The problems start when one wants to predict with good accuracy the mismatch for very small length transistors. In this case, $\Delta \theta_{\text {eff }}$ cannot be ignored, and since it is different for ohmic and saturation, mismatch parameters have to be extracted measuring both regions. However, when it comes to compute the current mismatch using the extracted deviations and correlations, we observed that many of the correlation terms can be ignored without loosing significant
Table 2. 'Minimum', 'Typical" and 'Maximum'' statistical mismatch parameters for all transistor sizes, for NMOS transistors.

| size | $\sigma\left(\frac{\Delta \beta}{\beta}\right)$ | $\sigma\left(\Delta V_{T 0}\right)$ | $\sigma\left(\Delta \theta_{o}\right)$ | $\sigma\left(\Delta \theta_{e}\right)$ | $\sigma(\Delta \gamma)$ | $r_{\left(\beta, \theta_{o}\right)}$ | $r_{\left(\beta, \theta_{e}\right)}$ | $r_{(\beta, \gamma)}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 40/40 | 0.0810,0.1180,0.1 | 0.0598,0.0646,0.0776 | 0.0222,0.0260,0.0287 | 0.0179,00188,0.0192 | 0.0352,0.0352,0.0314 | 0. | -0. | $-0.1968,-0.2374,-0.3696$ |
| 40/10 | 0.1918,0.2450.04194 | 0.1027,0.1236,0.1212 | 0.0496,0.0576,0.0889 | 0.0356,0.0397,0.0405 | 0.0503,0.0577,0.0478 | 0.6057,0.7378,0.8332 | -0.2102, -0.5005, -0.6913 | $-0.1621,-0.2125,-0.5127$ |
| /4 | 0.2683,0.3527,0.4244 | 0.1439,0.1359,0.1265 | 0.0959,0.0862,0.0783 | 0.0695,0.0614,0.0669 | 0.0723,0.0768,0.0831 | $0.6515,0.5367,0.3581$ | -0.2497, -0.1187,0.1266 | $-0.0749,-0.2864,-0.3366$ |
| 40/2 | 0.5373,0.5934,0.6279 | 0.1806,0.1942,0.2260 | 0.1857,0.1842,0.1553 | 0.1230,0.1215,0.1335 | 0.1277,0.1092,0.1096 | 0.5293,0.5341,0.3237 | 0.5841,0.5067,0.3911 | -0.3840, -0.4897, -03208 |
| 40/1 | 0.6267,0.7584,0.8375 | 0.5493,0.6268,0.7859 | 0.3526,0.3538,0.3764 | 0.7210,0.7066,0.7434 | 0.2455,0.3133,0.3414 | 0.6524,0.6417,0.6609 | 0.8200,0.8271, 0.8992 | -06582, -0.7859, -0.7804 |
| /40 | 0.1658,0.1918,0.2113 | 0.0782,0.0760,0.0754 | 0.0197,0.0218,0.0186 | 0.0189,0.0192,0.0171 | 0.0397,0.0430,0.0351 | 0.2855,0.3443,0.1590 | 0.0414,-0.1456, -0.3808 | 0.0932,-0.0295, -0.4844 |
| 20/10 | 0.2303, $0.2673,0.3360$ | 0.1463,0.1372,0.1174 | 0.0449,0.0449,0.0554 | 0.0346,0.0355,0.0333 | 0.0769,0.0751,0.0532 | 0.7144,0.6017,0.7676 | -0.2081, -0.2085, -0.4159 | $0.00733,-0.0367,-0.3236$ |
| /4 | 0.3644,0.4606,0.5686 | 0.1850,0.1725,0.1560 | 0.0808,0.0834,0.0655 | 0.0524,0.0538,0.0507 | 0.0912,0.1065,0.1276 | 0.6031,0.6339,0.6271 | 0.0620,-0.0796, -0.1890 | $-0.1515,-0.2618,-0.4155$ |
| /2 | 0.8126,0.9192,1.2290 | 0.1924,0.2960,0.4021 | $0.1373,0.1381,0.1488$ | 0.1495,0.1320,0.1593 | 0.0988,01630,0.2179 | 0.7223,0.7105,0.7578 | 0.6389,0.7157,0.7863 | $-0.4665,-0.5599,-0.7970$ |
| 20/1 | 0.8938,1.1147,1.3062 | 0.6934,0.7396,0.8449 | $0.2820,0.2489,0.2250$ | 0.7424,0.9097,0.9929 | 0.3523,0.3651,0.4469 | $0.6838,0.5797,0.3619$ | 0.8393,0.8175,0.6900 | -0.7940, -0.7681, -0.7915 |
| 10/40 | 0.1765,0.1782,0.2073 | 0.0959,0.0817,0.0973 | 0.0184,0.0215,0.0206 | 0.0222,0.0216,0.0237 | 0.0676,0.0584,0.0687 | 0.7076,0.4402,0.6649 | 0.2842,-0.2000, -0.5049 | $0.2715,-0.1412,-0.2373$ |
| 10/10 | $0.4127,0.5073,0.5593$ | 0.1563,0.1651,0.1601 | 0.0323,0.0416,0.0387 | 0.0441, $0.0352,0.0305$ | 0.1114,0.1013,0.1058 | $-0.0230,0.2884,0.4537$ | 0.3193,0.1148, -0.3376 | $0.1517,0.0833,-0.2263$ |
| 10/4 | 0.6109,0.7373,0.7455 | 0.1918,0.2214,0.2818 | 0.0803,0.0782,0.0633 | 0.0687,0.0634,0.0681 | 0.1556,0.1398,0.1522 | 0.3605,0.4906,0.1865 | 0.4287,0.2110,0.0825 | -0.1299, -0.1419, -0.3573 |
| 0/2 | 0.7198,0.8354,0.8871 | 0.4525,0.4058,0.3665 | 0.1381,0.1470,0.1721 | 0.1374,0.1468,0.1392 | 0.1621,0.2108,0.2112 | 0.5985,0.6906,0.6331 | 0.6781,0.6971,0.5290 | -0.3474, -0.3150, -0.4581 |
| 10/1 | 1.0877,1.2535,1.7232 | 0.8250,0.9211,1.2322 | 0.2423,0.2548,0.3388 | 0.8948,0.9791,1.2954 | 0.3721,0.4435,0.6520 | 0.4399,0.5019,0.5332 | 0.774,0.8078,0.9132 | -0.6577, -0.7122, 0.8219 |
| 5/40 | 0.2914,0.3058,0.3540 | 0.1265,0.1130,0.1576 | 0.0362,0.0243,0.0174 | 0.0341,0.0289,0.0287 | 0.0922,0.0859,0.0857 | 0.4427,0.3751,0.6135 | 0.3313,-0.0608, -0.4809 | 0.2382, $0.0695,-0.3573$ |
| 5/10 | 0.3457,0.4953,0.5421 | 0.2673,0.2513,0.2170 | 0.0547,0.0554,0.0566 | 0.0482,0.0501,0.0613 | 0.1436,0.1481,0.1586 | 0.4662,0.4937,0.3843 | -0.2083, -0.1197, -0.2602 | -0.0139, -0.0944, -0.4014 |
| 5/4 | 0.7238,0.7409,0.7766 | 0.3392,0.3974,0.4245 | 0.0947,0.0906,0.0879 | 0.0793,0.0877,0.1029 | 0.2296,0.2277,0.2651 | 0.7738,0.5399,0.5382 | 0.4719,0.2569, -0.1194 | $0.3871,0.0243,-0.0957$ |
| 5/2 | 0.9226,1.0488,1.1640 | 0.3757,0.5146,0.6235 | 0.1457,0.1565,0.1398 | 0.1229,0.1572,0.1624 | 0.2599,0.2703,0.2552 | $0.6005,0.5356,0.3162$ | 0.6524,0.4619,0.1655 | -0.3118, -0.4077, -0.4313 |
|  | 1.2453,1.4932,1.7617 | 1.0856,1.1293,1.2046 | 0.2647,0.3388,0.3662 | 0.8270,1.1796,0.9461 | 0.3990,0.4434,0.4679 | 0.7244,0.6889,0.7209 | 0.2043,0.7908,0.7232 | -0.1654, 0.4464, 0.4522 |
| 2.5/40 | 0.6463,0.7014,0.8769 | 0.1315,0.1621,0.1860 | 0.0341,0.0326,0.0380 | 0.0312,0.0393,0.0431 | 0.1224,0.1229,0.1319 | $0.3483,0.4687,0.6366$ | $0.3620,-0.0296,-0.01$ | 0.0546, -0.2970, -0.2973 |
| 2.5/10 | 0.7914,0.9428,1.2220 | 0.3278,0.3352,0.3843 | 0.0773,0.0716,0.0746 | 0.0848,0.0805,0.0709 | 0.2187,0.2120,0.2021 | 0.5263,0.4433,0.4775 | 0.2621,0.0564,0.0886 | 0.0236, -0.1932, -0.0841 |
| 2.5/4 | 0.8265,0.9886,1.1443 | 0.4090,0.4867,0.4706 | 0.1199,0.1275,0.1093 | 0.1473,0.1251,0.0878 | 0.2557,0.3227,0.3218 | 0.5265,0.5107,0.2292 | 0.0147, -0.1128, 0.131 | $0.1641,-0.1695,-0.1475$ |
| 2.5/2 | 1.1947,1.5039,1.6513 | 0.6895,0.6886,0.8103 | 0.2712,0.2234,0.2577 | 0.1896,0.2236,0.2866 | 0.4770,0.4054,0.4264 | 0.6719,0.6035,0.4614 | 0.2481,0.3682,0.5227 | -0.5052, -0.3380, -0.3817 |
| 2.5/1 | 1.5581,2.2289,2.8166 | 1.4730,1.4998,1.2860 | 0.4142,0.4484,0.4894 | 1.0709,1.2551,1.4136 | 0.6501,0.6728,0.6911 | 0.5358,0.6878,0.7717 | 0.6680,0.7376,0.7872 | -0.5132, -0.4676, -0.6312 |
| 1.25/40 | 0.9465,1.1803,1.2577 | 0.2189,0.2209,0.2835 | 0.0431,0.0468,0.0449 | 0.0782,0.0677 0.0662, | 0.2086,0.2100,0.2322 | 0.6666,0.4712,0.5014 | -0.5220, -0.2806, -0.4813 | $-0.6209,-0.6295,-0.6965$ |
| 1.25/10 | 1.0022,1.3116,1.5026 | 0.4266,0.4579,0.6131 | 0.0819,0.0978,0.1183 | 0.1188,0.1203,0.1124 | 0.2406,0.3352,0.3887 | 0.6077,0.4950,0.4826 | 0.0187, -0.3421, -0.3557 | $-0.2833,-0.4022,-0.4632$ |
| 1.25/4 | 0.8918,1.1861,1.2925 | 0.6502,0.6167,0.6266 | 0.1813,0.1846,0.1894 | 0.1674,0.1724,0.1421 | 0.5101,0.4094,0.4367 | 0.2331,0.4218,0.6474 | 0.0369,0.0702, - 0.1827 | -0.2527, -0.1290, -0.3595 |
| 1.25/2 | 1.5682,1.7683,2.3369 | 1.0032,1.0305,1.1551 | 0.2762,0.3012,0.2952 | 0.2499,0.2775,0.2808 | 0.4682,0.5661,0.6281 | $0.7386,0.6340,0.6216$ | 0.5418,0.3916,0.5168 | -0.0270, -0.1507, -0.3673 |
| 1.25/1 | 2.1338,2.3835,3.0209 | 1.6612,1.9373,2.0488 | 0.7417,0.5992,0.5728 | 1.0915,1.2876,1.4466 | 0.7702,0.8376,0.6368 | 0.7287,0.6989,0.7844 | 0.7344,0.7443, 0.7502 | $-0.3454,-0.3964,-0.5105$ |



Fig. 7. Mismatches for Curve 3 for all 8 measured chips. Dots are measured $\sigma\left(\Delta I_{D S} / I_{D S}\right)$ (in $\%$ ), central continuous lines are predicted using extracted mismatch parameters averaged over all chips, top continuous lines correspond to chip with maximum mismatch, bottom continuous lines correspond to chip with minimum mismatch.
precision. According to our observations, only three correlation coefficients are needed to attain a good mismatch prediction: $r_{\left(\Delta \beta, \Delta \theta_{o}\right)}, r_{\left(\Delta \beta, \Delta \theta_{e}\right)}$ and $r_{(\Delta \beta, \Delta \gamma)}$. Fig. 8 illustrates all this for the most critical transistor size $^{10}(W=40 \mu \mathrm{~m}, L=2 \mu \mathrm{~m})$, for Curves $1-4$. Circles represent the measured current mismatch standard deviations. Continuous lines correspond to the case of extracting all 5 mismatch parameters and using all 5 standard deviations and all 10 correlation coefficients to predict current mismatch. The dashed line correspond to ignoring all correlation coefficients, except three: $r_{\left(\Delta \beta, \Delta \theta_{o}\right)}, r_{\left(\Delta \beta, \Delta \theta_{e}\right)}, r_{(\Delta \beta, \Delta \gamma)}$. The dashed-dotted lines correspond to extracting only $\Delta \beta /$ $\beta, \Delta V_{T O}$ and $\Delta \gamma$, and ignoring all correlations among
them. And finally, the dotted lines correspond to extracting $\Delta \beta / \beta, \Delta V_{T O}$ and $\Delta \gamma$ for ohmic region only and ignoring all correlations among them.

The set of "typical", "maximum" and "minimum" mismatch parameters (for standard deviations and correlations) for each size constitute the most precise and reliable mismatch characterization information we can provide for the measurement and characterization procedure we have used. However, this characterizes only a finite number of sizes. Linear interpolation could be used for obtaining the mismatch parameters for other sizes, or one can try to fit the data to some nonlinear function. This is precisely what we intend to do now. Table 1 shows


Fig. 8. Measured and predicted mismatch in current $\sigma\left(\Delta I_{D S} / I_{D S}\right)$ (in \%) for Curves $1-4$ for transistor size $W=40 \mu \mathrm{~m}, L=2 \mu \mathrm{~m}$. Circles are measured mismatch. Continuous lines are predicted mismatches including all 5 standard deviations and all 10 correlation coefficients. Dashed lines are predicted mismatches using only the 3 most relevant correlation coefficients. Dashed-dotted lines correspond to the case of extracting only $\Delta \beta / \beta, \Delta V_{T 0}$ and $\Delta \gamma$, and ignoring their correlation coefficients. Dotted lines correspond to extracting $\Delta \beta / \beta, \Delta V_{T 0}$ and $\Delta \gamma$ for ohmic region only, and ignoring their correlation coefficients.
some of the dependencies on $W$ and $L$ that have been developed in the open literature for the standard deviations of mismatch parameters. As more precise mismatch models are developed, more terms are added to these functions based on interpretations of the underlying physical phenomena [10-11]. In the present study we just intend to obtain a mathematical function able to fit the measured data. We do not intend to provide a physical interpretation to the resulting fitting coefficients. Consequently, we selected a very general mathematical function and
let the fitting routines select the best coefficients for our data. The chosen mathematical function is

$$
\begin{equation*}
\sigma_{(\Delta P)}^{2}=\sum_{m, n} \frac{C_{m n}}{\left(W-\varepsilon_{w}\right)^{m}\left(L-\varepsilon_{l}\right)^{n}} \tag{37}
\end{equation*}
$$

where parameters $C_{m n}, \varepsilon_{w}$ and $\varepsilon_{l}$ are computed for each mismatch parameter $\Delta P$. The results are shown in Fig. 9 for NMOS transistors. For example, Fig. 9(a) corresponds to statistical mismatch parameter $\sigma(\Delta \beta /$ $\beta$ ). Diamonds are the extracted values of $\sigma(\Delta \beta / \beta)$ for


Fig. 9. Measured and fitted mismatch parameters for NMOS transistors. Diamonds are measured parameters for each transistor size and die. Surfaces correspond to fitted mathematical functions for (a) $\sigma(\Delta \beta / \beta)$, (b) $\sigma\left(\Delta V_{T 0}\right)$, (c) $\sigma\left(\Delta \theta_{o}\right)$, (d) $\sigma\left(\Delta \theta_{e}\right)$, (e) $\sigma(\Delta \gamma)$. Units for $1 / \mathrm{W}$ and $1 / \mathrm{L}$ axes are $\mu \mathrm{m}^{-1}$.
each of the 30 transistor sizes, and for each of the 8 non-faulty measured chips. Using these $30 \times 8$ data points the surface in Fig. 9(a) is obtained, which is defined by the coefficients shown in Table 3, in the first row. The data was fitted using Least Mean Squares to minimize the error function

$$
\begin{align*}
\text { Error }= & \sum_{n_{d}}^{N_{\text {dies }}} \sum_{i}^{N_{\text {sizes }}} \omega_{i}\left[\sigma_{(\Delta P)}^{2}\left(W_{i}, L_{i}, n_{d}\right)\right. \\
& \left.-\sigma^{2}{ }_{(\Delta P)_{\text {fit }}}\left(W_{i}, L_{i}, C_{n m}, \varepsilon_{w}, \varepsilon_{l}\right)\right]^{2} \tag{38}
\end{align*}
$$

where $\sigma_{\Delta P}$ are the extracted standard deviations for each size and die, and $\sigma_{(\Delta P)_{\text {fit }}}$ is the function we want to fit by equation (37). Coefficients $\omega_{i}$ are weighting parameters for each transistor size defined as ${ }^{11}$

$$
\begin{equation*}
\omega_{i}=\frac{e^{-\Omega_{i}}}{\Omega_{i}^{2}} \tag{39}
\end{equation*}
$$

where $\Omega_{i}$ characterizes the spread in $\sigma_{(\Delta P)}$ from die to die. This way transistor sizes whose inter-chip spread of $\sigma_{(\Delta P)}$ is large, contribute little to the error function in equation (38), while those with little inter-chip spread contribute with a stronger weight to this error.

The same procedure was applied for the other mismatch parameters. Fig. 9(b) shows the same for $\sigma_{\left(\Delta V_{T 0}\right)}$, Fig. 9(c) for $\sigma_{\left(\Delta \theta_{o}\right)}$, Fig. 9(d) for $\sigma_{\left(\Delta \theta_{e}\right)}$ and Fig. $9(\mathrm{e})$ for $\sigma_{(\Delta \gamma)}$. The corresponding fitted parameters $\left\{C_{m n}\right\}, \varepsilon_{w}$ and $\varepsilon_{l}$ are given in Table 3, where the coefficient units are such that in equation (37) $W$ and $L$ are expressed directly in $\mu \mathrm{m}$. Note that the resulting surfaces in Fig. 9 are defined for the complete design space, whose limits are $1 / W_{\max }=0$ to $1 / W_{\min }=$ $0.8 \mu \mathrm{~m}^{-1}$ and $1 / L_{\max }=0$ to $1 / L_{\min }=1.0 \mu \mathrm{~m}^{-1}$. At this point it is interesting to highlight that $\sigma_{\left(\Delta \theta_{e}\right)}$ depends mainly on $L$, and increases very rapidly for small values of $L$.

In the same manner the fitting surfaces and coefficients have been obtained for the standard deviations, the same procedure can be followed for the correlation coefficients. The resulting fitting coefficients are also given in Table 3. Note that now parameter $\varepsilon_{w}$ and $\varepsilon_{l}$ were not necessary to obtain a good fit.

By repeating everything for PMOS transistors, the resulting fitting parameters $\left\{C_{m n}\right\}, \varepsilon_{w}$ and $\varepsilon_{l}$ shown in Table 4 result.

## 5. Verification of Characterization Results

One can think of many ways of trying to verify the correctness and robustness of the experimentally extracted transistor mismatch statistical results. In this Section we describe a few ways that can help to achieve this goal.

## A. Precision Test

A first indication that one might be on the good way is by measuring one chip without changing the transistor pair, and follow the same parameter extraction procedure and consequent statistical characterization. For example, in our chips we measured for each transistor size and type 30 different transistor pairs. If we just measure for each transistor size and type the same pair but 30 times, and follow the same mathematical procedures, we would extract a set of standard deviations and correlation coefficients that would give us the precision of our instruments and mathematical algorithms. When measuring the parameter $P$ mismatch between two transistors the resulting measured $\Delta P$ value has two components,

$$
\begin{equation*}
\Delta P=\Delta P_{\text {Real }}+\Delta P_{\text {meas }} \tag{40}
\end{equation*}
$$

where $\Delta P_{\text {Real }}$ is the real mismatch in parameter $P$ between both transistors and $\Delta P_{\text {meas }}$ is an error component introduced by the measurement set-up and parameter extraction procedure. By repeating many measurements the quadratic deviations for equation (40) can be written as

$$
\begin{equation*}
\sigma_{(\Delta P)}^{2}=\sigma_{\left(\Delta P_{\text {real }}\right.}^{2}+\sigma_{\left(\Delta P_{\text {meas }}\right)}^{2} \tag{41}
\end{equation*}
$$

because the random transistor mismatch and the measurement error are supposed to be uncorrelated. The values of $\sigma_{(\Delta P)}$ are given in Table 2, while those for $\sigma_{\left(\Delta P_{\text {meas }}\right)}$ resulted to be less than $1 / 3$ of those in Table 2 in the worst case, and were normally below $1 / 10$. According to equation (41) it would be possible to compute the values for $\sigma_{\left(\Delta P_{\text {Real }}\right)}$. However, let us say a few words on confidence intervals. If $N_{T}$ is the number of measurements of a normally distributed random variable, and these measurements are used to compute a standard deviation for this variable, $\sigma_{\text {computed }}$, then there is a confidence interval for the real standard deviation $\sigma_{\text {Real }}$ [13]
Table 3．Resulting fitted parameters for surfaces defined by equation（37）for NMOS transistors．

|  | $C_{00}$ | $C_{10}$ | $C_{01}$ | $C_{11}$ | $C_{20}$ | $C_{02}$ | $C_{21}$ | $C_{12}$ | $C_{22}$ | $\varepsilon_{w}$ | $\varepsilon_{l}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\sigma(\Delta \beta / \beta)$ | $4.73 \mathrm{e}-07$ | 0 | 0 | $1.11 \mathrm{e}-03$ | $2.14 \mathrm{e}-04$ | $1.57 \mathrm{e}-04$ | $-1.99 \mathrm{e}-03$ | $2.19 \mathrm{e}-03$ | 7．78e－04 | $1.38 \mathrm{e}-01$ | $-9.32 \mathrm{e}-01$ |
| $\sigma\left(\Delta V_{T 0}\right)$ | $3.49 \mathrm{e}-07$ | 0 | 0 | $1.85 \mathrm{e}-04$ | $1.13 \mathrm{e}-05$ | $1.21 \mathrm{e}-06$ | $2.46 \mathrm{e}-04$ | $-1.77 \mathrm{e}-05$ | $-1.84 \mathrm{e}-05$ | $-1.06 \mathrm{e}+00$ | $7.94 \mathrm{e}-01$ |
| $\sigma\left(\Delta \theta_{o}\right)$ | $4.88 \mathrm{e}-08$ | 0 | 0 | －5．87e－ 06 | $-5.16 \mathrm{e}-07$ | $2.41 \mathrm{e}-05$ | $2.38 \mathrm{e}-04$ | $-5.88 \mathrm{e}-04$ | $4.64 \mathrm{e}-03$ | $-5.74 \mathrm{e}+00$ | $-5.13 \mathrm{e}-02$ |
| $\sigma\left(\Delta \theta_{e}\right)$ | 5．48e－08 | 0 | 0 | －4．76e－06 | $2.50 \mathrm{e}-06$ | $1.03 \mathrm{e}-06$ | $8.25 \mathrm{e}-05$ | $3.10 \mathrm{e}-05$ | $-7.03 \mathrm{e}-05$ | $-2.12 \mathrm{e}+00$ | $8.26 \mathrm{e}-01$ |
| $\sigma(\Delta \gamma)$ | $1.53 \mathrm{e}-07$ | 0 | 0 | 3．19e－05 | $1.68 \mathrm{e}-05$ | $1.73 \mathrm{e}-06$ | $1.97 \mathrm{e}-04$ | $-2.40 \mathrm{e}-07$ | $-5.39 \mathrm{e}-05$ | $-1.06 \mathrm{e}+00$ | $5.50 \mathrm{e}-01$ |
| $r\left(\beta, V_{T 0}\right)$ | $-2.86 \mathrm{e}-01$ | $2.02 \mathrm{e}+00$ | $5.53 \mathrm{e}-01$ | $-7.41 \mathrm{e}+00$ | $-2.58 \mathrm{e}+00$ | $-9.88 \mathrm{e}-01$ | $1.04 \mathrm{e}+01$ | $7.91 \mathrm{e}+00$ | $-1.01 \mathrm{e}+01$ | 0 | 0 |
| $r\left(\beta, \theta_{o}\right)$ | $5.28 \mathrm{e}-01$ | $-5.62 \mathrm{e}-01$ | $6.54 \mathrm{e}-01$ | －7．97e－01 | $5.83 \mathrm{e}-01$ | $-6.07 \mathrm{e}-01$ | $4.95 \mathrm{e}-01$ | $1.74 \mathrm{e}+00$ | $-1.34 \mathrm{e}+00$ | 0 | 0 |
| $r\left(\beta, \theta_{e}\right)$ | $-6.18 \mathrm{e}-01$ | $2.30 \mathrm{e}+00$ | $3.63 \mathrm{e}+00$ | $-1.04 \mathrm{e}+01$ | $-2.54 \mathrm{e}+00$ | $-2.17 e+00$ | $1.03 \mathrm{e}+01$ | $7.79 \mathrm{e}+00$ | $-7.52 \mathrm{e}+00$ | 0 | 0 |
| $r(\beta, \gamma)$ | $-1.03 \mathrm{e}-01$ | $4.69 \mathrm{e}-01$ | $-6.21 e-01$ | $-1.24 \mathrm{e}+00$ | $-1.46 \mathrm{e}+00$ | $-1.03 \mathrm{e}-01$ | $5.94 \mathrm{e}+00$ | $2.19 \mathrm{e}+00$ | $-5.61 \mathrm{e}+00$ | 0 | 0 |
| $r\left(V_{T 0}, \theta_{o}\right)$ | $-4.94 \mathrm{e}-01$ | $3.77 \mathrm{e}+00$ | $1.38 \mathrm{e}+00$ | $-9.64 \mathrm{e}+00$ | $-3.83 \mathrm{e}+00$ | $-1.33 \mathrm{e}+00$ | $1.04 \mathrm{e}+01$ | $9.31 \mathrm{e}+00$ | $-1.01 \mathrm{e}+01$ | 0 | 0 |
| $r\left(V_{T 0}, \theta_{e}\right)$ | $8.08 \mathrm{e}-01$ | $-8.30 \mathrm{e}-01$ | $-1.97 e+00$ | $6.00 \mathrm{e}+00$ | $8.98 \mathrm{e}-01$ | $6.68 \mathrm{e}-01$ | $-5.85 \mathrm{e}+00$ | $-3.73 \mathrm{e}+00$ | $4.03 \mathrm{e}+00$ | 0 | 0 |
| $r\left(V_{T 0}, \gamma\right)$ | $6.65 \mathrm{e}-01$ | $-6.02 \mathrm{e}-01$ | $-5.45 \mathrm{e}-01$ | $3.44 \mathrm{e}+00$ | $6.46 \mathrm{e}-01$ | $7.26 \mathrm{e}-01$ | $-3.91 \mathrm{e}+00$ | $-4.65 \mathrm{e}+00$ | $5.04 \mathrm{e}+00$ | 0 | 0 |
| $r\left(0_{o}, 0_{e}\right)$ | －9．81e－01 | $4.55 \mathrm{e}+00$ | $1.58 \mathrm{e}+00$ | $-1.07 \mathrm{e}+00$ | $-4.67 \mathrm{e}+00$ | $1.38 \mathrm{e}-02$ | $8.68 \mathrm{e}-01$ | $-2.66 \mathrm{e}+00$ | $2.83 \mathrm{e}+00$ | 0 | 0 |
| $r\left(\theta_{o}, \gamma\right)$ | $-2.38 \mathrm{e}-01$ | $2.22 \mathrm{e}+00$ | $4.16 \mathrm{e}-01$ | $-3.76 \mathrm{e}+00$ | $-2.38 \mathrm{e}+00$ | $-7.19 \mathrm{e}-01$ | $4.59 \mathrm{e}+00$ | $3.60 \mathrm{e}+00$ | $-4.12 \mathrm{e}+00$ | 0 | 0 |
| $r\left(\theta_{e}, \gamma\right)$ | $7.38 \mathrm{e}-01$ | $1.41 \mathrm{e}-03$ | $-1.79 \mathrm{e}+00$ | $4.41 \mathrm{e}+00$ | $-1.40 \mathrm{e}-01$ | $4.43 \mathrm{e}-01$ | $-3.50 \mathrm{e}+00$ | $-3.40 \mathrm{e}+00$ | $3.23 \mathrm{e}+00$ | 0 | 0 |

Table 4．Resulting fitted parameters for surfaces defined by equation（37）for PMOS transistors．

| $\bar{\omega}$ |  |
| :---: | :---: |
| c | 505050000000000 ぶ心 0入 i |
| $\checkmark^{\text {a }}$ | すそ8に58888885888 <br>  <br>  |
| $v^{\sim}$ |  <br>  ウ i |
| v | 엉nn is888888888 <br>  <br>  |
| $\cup^{\text {® }}$ |  <br>  <br>  |
| $\checkmark^{8}$ |  <br>  <br>  |
| $v^{=}$ | 엉nn is88888888 <br>  <br>  |
| $v^{5}$ | 000005188585880菏芦 <br>  |
| $\bigcirc$ |  |
| $0^{8}$ |  <br>  <br>  |
|  |  |

$r_{L}\left(N_{T}\right) \times \sigma_{\text {computed }} \leq \sigma_{\text {Real }} \leq r_{H}\left(N_{T}\right) \times \sigma_{\text {computed }}$.
Equation (3) gave the $95 \%$ confidence interval when $N_{T}=30\left(r_{L} \cong 0.8, r_{H} \cong 1.3\right)$. In our case $\sigma_{(\Delta P)}$ and $\sigma_{\left(\Delta P_{\text {meas }}\right)}$ have been obtained by $N_{T}=30$ measurements, and consequently their $95 \%$ confidence interval is given by equation (3). On the other hand, we can define a (conservative) confidence interval for $\sigma_{\left(\Delta P_{\text {Real }}\right)}$ which depends on those for $\sigma_{(\Delta P)}$ and $\sigma_{\left(\Delta P_{\text {meas }}\right)}$,

$$
\begin{align*}
\left(r_{H}^{*}\right)^{2} \times \sigma_{\left(\Delta P_{\text {Real }}\right)}^{2}= & \max \left[\sigma_{\left(\Delta P_{\text {Real }}\right.}^{2}\right]=\max \left\{\sigma_{(\Delta P)}^{2}\right\} \\
& -\min \left\{\sigma_{\left(\Delta P_{\text {meas }}^{2}\right)}^{2}\right\}=r_{H}^{2}\left(N_{T}\right) \times \sigma_{(\Delta P)}^{2} \\
& -r_{L}^{2}\left(N_{T}\right) \times \sigma_{\left(\Delta P_{\text {meas }}\right)}^{2} \\
\left(r_{L}^{*}\right)^{2} \times \sigma_{\left(\Delta P_{\text {Real }}\right)}^{2}= & \min \left[\sigma_{\left(\Delta P_{\text {Real }}\right)}^{2}\right]=\min \left\{\sigma_{(\Delta P)}^{2}\right\} \\
& -\max \left\{\sigma_{\left(\Delta P_{\text {meas }}\right)}^{2}\right\}=r_{L}^{2}\left(N_{T}\right) \times \sigma_{(\Delta P)}^{2} \\
& -r_{H}^{2}\left(N_{T}\right) \times \sigma_{\left(\Delta P_{\text {meas }}^{2}\right)}^{2} \tag{43}
\end{align*}
$$

By defining

$$
\begin{equation*}
\alpha=\frac{\sigma_{\left(\Delta P_{\text {meas }}\right)}}{\sigma_{(\Delta P)}} \tag{44}
\end{equation*}
$$

it follows that

$$
\begin{align*}
& r_{H}^{*}\left(N_{T}\right)=\sqrt{\frac{r_{H}^{2}\left(N_{T}\right)-\alpha^{2} r_{L}^{2}\left(N_{T}\right)}{1-\alpha^{2}}} \\
& r_{L}^{*}\left(N_{T}\right)=\sqrt{\frac{r_{L}^{2}\left(N_{T}\right)-\alpha^{2} r_{H}^{2}\left(N_{T}\right)}{1-\alpha^{2}}} \tag{45}
\end{align*}
$$



Fig. 10. Derived confidence interval for $\sigma_{\left(\Delta P_{\text {Real }}\right)}$ as a function of $\alpha=\sigma_{\left(\Delta P_{\text {meas }}\right.} / \sigma_{(\Delta P)}$, for $N_{T}=30$.

Fig. 10 depicts the values of $r_{H}^{*}$ and $r_{L}^{*}$ as a function of $\alpha$ when $N_{T}=30$. Note that even for values of $\alpha$ as high as 0.5 there is still a reasonable confidence interval for $\sigma_{\left(\Delta P_{\text {Real }}\right)}$ (approximately $\pm 50 \%$ ).

Since, in our case, the worst case $\alpha$ is less than $1 / 3$, by Fig. 10 we can see that for this worst case, the confidence interval is not significantly degraded. Therefore, Table 2 provides confident enough values. This kind of precision test is also called in the literature repeatability study [10-11].

By this repeatability study, the only thing one can conclude is that whatever has been measured and given in Table 2, has been measured with acceptable precision. But this does not assure us that what is given in Table 2 is a good measurement of the physical quantities $\sigma_{(\Delta \beta / \beta)}, \sigma_{\left(\Delta V_{T 0}\right)}, \sigma_{\left(\Delta \theta_{o}\right)}, \sigma_{\left(\Delta \theta_{e}\right)}, \sigma_{(\Delta \gamma)}$ and respective correlations. To verify this other tests need to be performed.

## B. Predicting $\sigma_{\left(\Delta I_{D S} / I_{D S}\right)}$ of the Measured Curves

This is precisely what we did in Section 4 and showed in Figs. 3-6. Measured values of $\sigma_{\left(\Delta I_{D S} / I_{D S}\right)}$ were compared against computed values of $\sigma_{\left(\Delta I_{D S} / I_{D S}\right)}$ using the extracted mismatch parameters and equations of the type of equation (36). Figs. 3-6 show excellent agreement between measured and computed standard deviations ${ }^{12}$.

This is already a very good indication that we are extracting correct enough mismatch parameters, because we are obtaining for each transistor pair a unique set of five mismatch parameters $\left\{\Delta \beta / \beta, \Delta V_{T 0}, \Delta \theta_{o}, \Delta \theta_{e}, \Delta \gamma\right\}$ for all four measured curves. Since we had 30 pairs (for each size and type), it results in $50 \times 30$ mismatch parameters. Their statistical characterization yields 5 standard deviations and 10 correlation coefficients, which are the ones used to compute the continuous trace curves in Figs. 3-6.

However, here we are predicting the same curves we used to extract the mismatch parameters. A more severe test would be to predict other curves, obtained under different bias conditions. This is the test described next.

## C. Predicting Differential Pairs Offset Voltage

Another good way to verify the degree of correctness of the extracted statistical mismatch parameters is to


Fig. 11. Differential pair input offset voltage measurement. Curve $I_{d s 1}$ is for one of the transistors and $I_{d s 2}$ is for the other. Circles are experimentally measured points, lines are interpolated curves. Transistors are NMOS of size $40 \mu \mathrm{~m} \times 40 \mu \mathrm{~m}$.
use them to predict the offset voltage of differential pairs. In order to obtain direct measurements of differential pairs input voltage offset we used our mismatch characterization chip as follows. For each pair of transistors we measured the following curve
$I_{D S}\left(V_{G S}\right) \quad, \quad V_{S B}=c t e \quad, \quad V_{D S}=3.0 \mathrm{~V}$,
$V_{G S} \in[2.99 \mathrm{~V}, 3.01 \mathrm{~V}]$
once for each transistor of the pair. Fig. 11 shows the measured points for one pair of NMOS transistors of size $40 \mu \mathrm{~m} \times 40 \mu \mathrm{~m}$. Also shown in Fig. 11 are the corresponding interpolated lines of the measurements

$$
\begin{align*}
& I_{D S 1}\left(V_{G S}\right)=m_{1} V_{G S}+n_{1} \\
& I_{D S 2}\left(V_{G S}\right)=m_{2} V_{G S}+n_{2} \tag{47}
\end{align*}
$$

Consequently, the offset voltage for this differential pair is given by

$$
\begin{equation*}
V_{o f f s e t}=\frac{m_{1}-m_{2}}{m_{2}} 3.0 \mathrm{~V}+\frac{n_{1}-n_{2}}{m_{2}} \tag{48}
\end{equation*}
$$

For each pair of transistors the curves of equation (46) were measured for two different values of $V_{S B}$. First for $V_{S B}=0 \mathrm{~V}$ (no substrate effect), and second for $V_{S B}=1 \mathrm{~V}$ (with substrate effect: $\Delta \gamma$ is affecting the offset voltage). These two offset voltages were measured for all transistor pairs, for all sizes for one of the dies. The standard deviation for these offset voltages was computed for each transistor size. Table 5, under the columns named ' Measured', indicates the measured values for $\sigma_{\left(V_{\text {offser }}\right)}$ as a function of transistor size and type.

In order to predict the standard deviation of this offset voltage using the extracted mismatch data of Table 2, note that (see Fig. 11)
$V_{\text {offset }}=\frac{\Delta I_{D S}}{g_{m}} \Rightarrow \sigma_{\left(V_{\text {offset }}\right.}=\frac{I_{D S}}{g_{m}} \sigma_{\left(\Delta I_{D S} / I_{D S}\right)}$
where $\sigma_{\left(\Delta I_{D S} / I_{D S}\right)}$ can be computed by evaluating an equation of the type of equation (36) but in saturation, and $I_{D S} / g_{m}$ can be calculated using the mean extracted large signal parameters $\left(\bar{\beta}, \overline{V_{T 0}}, \bar{\theta}\right.$, and $\left.\bar{\gamma}\right)$. The values of $\sigma_{\left(V_{\text {offsel }}\right)}$ computed this way are also shown in Table 5 under the columns named 'Computed'. Note that the computed values stay within the confidence intervals of the measured values.

## 6. Mismatch Simulation using Conventional Electrical Circuit Simulators

Electrical circuit simulations using HSPICE have been performed in order to predict the measured differential pairs input offset voltages of Table 5. We describe two methods, both based on Monte Carlo simulations.

## A. Method 1

In this method the idea is to use the transistor model provided by the manufacturer and introduce into it random variations for some of the most mismatch sensitive parameters. In our case, the manufacturer model is a Level 6 Hspice model. Obviously the physical meaning of the large signal parameters (such as $\beta, V_{T 0}, \theta$ and $\gamma$ ) is different than for the simple model we assumed during our mismatch characterizations (equations (8)-(10)). Also, the manufacturer provides a size-independent model which is a good compromise for all sizes, while we obtained large signal parameters for each size (and region of operation). Besides this, and in our particular case, the manufacturer model does not include explicitly the mobility degradation parameter ' $\theta$ '". Consequently, we will not implement our 5-parameter mismatch model in this case ( 5 deviations and 10 correlations), but we will use only $\sigma_{(\Delta \beta / \beta)}, \sigma_{\left(\Delta V_{T 0}\right)}$ and $\sigma_{(\Delta \gamma)}$ and ignore all correlations (this corresponds to the dotted line cases in Fig. 8). The way to use this mismatch model in (H)Spice is as follows.
Table 5. Measured, computed, and simulated differential pairs input offset voltages, for NMOS transistors of a given die.

| Sizes | Measured |  | Computed |  | Simulated (method 1) |  | Simulated (method 2) |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | $\underset{\substack{\left(V_{V_{s f s i d}(m)}^{\left(U_{s s}\right)}=0 V\right)}}{ }$ |  |  | $\begin{gathered} \sigma_{\left(V_{\text {Vfssect }}^{(m)}\right.}\left(V_{s B}=1 V\right) \\ \hline \end{gathered}$ |  |  |  |  |
| 40/40 | 1.3041 | 1.2369 | 1.281 | 1.235 | 1.90 | 1.69 | 1.4077 | 1.3548 |
| 40/10 | 3.1648 | 2.9778 | 3.128 | 2.984 | 2.67 | 2.33 | 3.2888 | 3.2454 |
| 40/4 | 4.4083 | 4.0222 | 4.296 | 4.036 | 4.41 | 3.90 | 4.4711 | 4.4122 |
| 40/2 | 5.7135 | 5.3017 | 5.575 | 5.401 | 7.80 | 6.99 | 5.4023 | 5.7256 |
| 40/1 | 12.1122 | 13.5417 | 12.575 | 14.079 | 17.29 | 15.68 | 14.0158 | 15.6491 |
| 20/40 | 2.5320 | 2.2303 | 2.528 | 2.265 | 2.20 | 1.91 | 2.5584 | 2.1511 |
| 20/10 | 2.9655 | 2.7695 | 2.931 | 2.763 | 3.29 | 2.84 | 3.1032 | 3.0614 |
| 20/4 | 5.2575 | 4.7859 | 5.194 | 4.817 | 5.44 | 4.77 | 5.2443 | 5.2064 |
| 20/2 | 8.3418 | 7.2832 | 8.279 | 7.407 | 9.41 | 8.39 | 7.8699 | 7.6360 |
| 20/1 | 20.8098 | 21.4372 | 21.110 | 22.027 | 20.20 | 18.28 | 23.1603 | 24.8110 |
| 10/40 | 1.8492 | 1.7251 | 1.830 | 1.712 | 2.87 | 2.46 | 1.8822 | 1.7797 |
| 10/10 | 6.6207 | 5.7666 | 6.504 | 5.829 | 4.31 | 3.70 | 6.6108 | 5.6031 |
| 10/4 | 8.8444 | 7.5801 | 8.744 | 7.698 | 7.02 | 6.12 | 9.0321 | 8.3982 |
| 10/2 | 10.7789 | 9.9204 | 10.442 | 9.896 | 11.87 | 10.52 | 10.3967 | 11.0116 |
| 10/1 | 24.4874 | 25.9678 | 24.572 | 26.831 | 24.77 | 22.37 | 27.1192 | 31.2029 |
| 5/40 | 3.9449 | 3.4340 | 3.921 | 3.481 | 4.32 | 3.66 | 4.1702 | 3.7580 |
| 5/10 | 5.4351 | 4.7066 | 5.328 | 4.715 | 6.01 | 5.10 | 5.5696 | 5.0075 |
| 5/4 | 8.7256 | 7.6528 | 8.694 | 7.695 | 9.29 | 8.02 | 8.6510 | 7.5812 |
| 5/2 | 17.7500 | 16.1167 | 17.645 | 16.218 | 15.29 | 13.45 | 18.7622 | 18.7392 |
| 5/1 | 18.2999 | 18.6891 | 18.319 | 18.818 | 31.19 | 27.97 | 20.4303 | 23.7233 |
| 2.5/40 | 9.3857 | 8.0999 | 9.400 | 8.243 | 7.33 | 6.09 | 9.9110 | 9.0891 |
| 2.5/10 | 7.6850 | 6.9679 | 7.640 | 6.967 | 8.83 | 7.37 | 8.3719 | 7.9461 |
| 2.5/4 | 13.8047 | 12.0785 | 13.218 | 11.907 | 12.29 | 10.47 | 14.7429 | 13.5792 |
| 2.5/2 | 15.6288 | 14.2745 | 15.825 | 14.497 | 19.30 | 16.84 | 16.1576 | 15.2941 |
| 2.5/1 | 30.0931 | 29.0792 | 30.247 | 29.488 | 38.67 | 34.35 | 32.7123 | 37.8362 |
| 1.25/40 | 11.6955 | 9.9583 | 11.749 | 10.190 | 13.28 | 10.66 | 12.8067 | 11.9650 |
| 1.25/10 | 16.4827 | 15.4563 | 16.428 | 15.305 | 13.68 | 11.07 | 19.3184 | 18.9713 |
| 1.25/4 | 14.9078 | 13.7128 | 14.526 | 13.417 | 15.61 | 13.04 | 16.4553 | 16.6279 |
| 1.25/2 | 22.2949 | 20.6132 | 21.782 | 20.573 | 21.83 | 19.02 | 24.1983 | 26.0047 |
| 1.25/1 | 33.3080 | 34.2983 | 34.300 | 34.713 | 42.60 | 37.61 | 40.0272 | 44.3559 |

Each transistor in the netlist is substituted by a subcircuit call which includes a MOS transistor of the specified size and whose $\beta, V_{T 0}$, and $\gamma$ are recomputed by adding noise to them. If $\sigma_{(\Delta \beta / \beta)}, \sigma_{\left(\Delta V_{r 0}\right)}$, and $\sigma_{(\Delta \gamma)}$ are the interpolated functions for the deviations then the recomputed values for $\beta, V_{T 0}$, and $\gamma$ are,

$$
\begin{align*}
\beta_{\text {new }} & =\beta_{\text {nominal }}+\Delta \beta \\
\Delta \beta & =\beta_{\text {nominal }} G A U S\left(\text { mean }=0, \text { sigma }=\frac{1}{\sqrt{2}} \sigma_{(\Delta \beta / \beta)}\right) \\
V_{T 0_{\text {new }}} & =V_{T 0_{\text {nominal }}}+\Delta V_{T 0} \\
\Delta V_{T 0} & =\operatorname{GAUS}\left(\text { mean }=0, \text { sigma }=\frac{1}{\sqrt{2}} \sigma_{\left(\Delta V_{T 0}\right)}\right)  \tag{50}\\
\gamma_{\text {new }} & =\gamma_{\text {nominal }}+\Delta \gamma \\
\Delta \gamma & =\operatorname{GAUS}\left(\text { mean }=0, \text { sigma }=\frac{1}{\sqrt{2}} \sigma_{(\Delta \gamma)}\right)
\end{align*}
$$

where $\operatorname{GAUS}(\cdot)$ is a normally distributed random number generation routine whose "mean" and " sigma" values have to be provided. Note that each deviation is divided by ' $\sqrt{2}$ '. This is because the transistor defined by equation (50) is deviated with respect to a nominal one. Consequently, the mismatch in parameter $P$ between two transistors, each deviated $\frac{1}{\sqrt{2}} \sigma_{(\Delta P)}$ from a nominal transistor, is $\sigma_{(\Delta P)}$. And it is this $\sigma_{(\Delta P)}$ that we have measured and characterized in the previous Sections. The HSPICE input file section that performs what describes equation (50) is:

```
.subckt nmod_typ Drain Gate Source Bulk width=w
length=1
m_nmod Drain Gate Source Bulk nmos w=w l=l
*
.MODEL NMOS NMOS
\begin{tabular}{|c|c|c|c|c|c|}
\hline + Level & \(=6.0\) & UPDATE & \(=\operatorname{xxxxxxx}\) & & \\
\hline + XL & = xxxxxxx & WDEL & xxxxxxx & LATD & = xxxxxxx \\
\hline + VTO & = vto_n & TOX & \(=~ x x x x x x x ~\) & BETA & \(=\mathrm{beta} \mathrm{n}\) \\
\hline + GAMMA & = gamma_n & VBO & xxxxxxx & LgAmma & xxxxxxx \\
\hline + NWE & xxxxxxx & NWM & \(=\mathrm{xxxxxxx}\) & SCM & \(=\mathrm{xxxxxxx}\) \\
\hline + FDS & xxxxxxx & UFDS & xxxxxxx & VFDS & \(=\mathrm{xxxxxxx}\) \\
\hline \(+\mathrm{VSH}\) & xxxxxxx & NSUB & xxxxxxx & XJ & \(=\mathrm{xxxxxxx}\) \\
\hline \(+\mathrm{MOB}\) & xxxxxxx & NU & \(=\mathrm{xxxxxxx}\) & & \\
\hline + F1 & xxxxxxx & F2 & \(=\mathrm{xxxxxxx}\) & UTRA & \(=\mathrm{xxxxxxx}\) \\
\hline + ECRIT & \(=\mathrm{xxxxxxx}\) & KU & \(=\mathrm{xxxxxxx}\) & & \\
\hline + CLM & \(=\mathrm{xxxxxxx}\) & & & & \\
\hline \(+\mathrm{MCL}\) & \(=\mathrm{xxxxxxx}\) & KCL & \(=\mathrm{xxxxxxx}\) & & \\
\hline \(+\mathrm{KA}\) & \(=\mathrm{xxxxxxx}\) & MAL & \(=\mathrm{xxxxxxx}\) & & \\
\hline + LAMBDA & \(=\mathrm{xxxxxxx}\) & MBL & \(=\mathrm{xxxxxxx}\) & & \\
\hline + WIC & xxxxxxx & WEX & \(=\mathrm{xxxxxxx}\) & NSS & \(=\mathrm{xxxxxxx}\) \\
\hline + NFS & \(=\mathrm{xxxxxxx}\) & & & & \\
\hline \(+\mathrm{BEX}\) & xxxxxxx & TCV & \(=\mathrm{xxxxxxx}\) & TLEV & \(=\mathrm{xxxxxxx}\) \\
\hline \(+\mathrm{CJ}\) & \(=\mathrm{xxxxxxx}\) & MJ & \(=\mathrm{xxxxxxx}\) & RSH & \(=\mathrm{xxxxxxx}\) \\
\hline + CJSW & \(=\mathrm{xxxxxxx}\) & MJSW & \(=\mathrm{xxxxxxx}\) & PB & \(=\mathrm{xxxxxxx}\) \\
\hline + CGDO & \(=\mathrm{xxxxxxx}\) & CGSO & \(=\mathrm{xxxxxxx}\) & JS & \(=\mathrm{xxxxxxx}\) \\
\hline
\end{tabular}
*
.param beta_n_global_typ=xxxxxxx
.param vto_n_global_typ=xxxxxxx
.param gamma_n_global_typ=xxxxxxx
```

.param sigma_fit_beta $=$ 'C00_beta + C01_beta $/(w-$ Ew_beta $)$ + C10_beta/(L-El_beta) $+\ldots$ '
.param sigma_fit_vto $=$ 'C00_vto $+C 01 \_$vto $(\mathrm{w}-$ Ew_vto $)$ +C10_vto/(L - El_vto) +...'
.param sigma_fit_gamma $=$ 'C00_gamma+C01_gamma/(w - Ew_gamma) +C10_gamma/ (L - E1_gamma) $+\ldots$.
*
.param sigma_beta $=$ 'sigma_fit_beta/1.414213562'
.param sigma_vto $=$ 'sigma_fit_vto/1.414213562'
.param sigma_gamma $=$ 'sigma_fit_gamma/1.414213562'
*
. param delta_beta=agauss (0, sigma_beta, 1)
. param delta_vto=agauss(0,sigma_vto,1) .param delta_gamma=agauss ( 0, sigma_gamma, 1 )
*
. param beta_n = 'beta_n_global_typ*(1+delta_beta)'
. param vto_n = 'vto_n_global_typ+delta_vto'
.param gamma_n = 'gamma_n_global_typ+delta_gamma'
.ends

The values for $\sigma_{(\Delta \beta / \beta)}, \sigma_{\left(\Delta V_{T 0}\right)}$, and $\sigma_{(\Delta \gamma)}$ have to be provided for each transistor size using, for example, a nonlinear interpolation like in equation (37). Using this procedure the differential pairs input offset voltages described in Section 5.C. were simulated for all transistor sizes, with and without substrate effect. The results are given in Table 5 under the columns named ''Simulated (method 1)'".

## B. Method 2

The previous method has two problems:

- The MOS transistor model provided by the manufacturer might not include some of the large signal parameters we have used, like $\beta, V_{T 0}, \theta$ or $\gamma$.
- The physical meaning of parameters $\beta, V_{T 0}, \theta$ or $\gamma$ in the MOS model provided by the manufacturer (if they are present) is probably different to the one in the model we have assumed (and used in equations (8)-(10)). Therefore, Method 1 is only an approximate procedure for predicting transistor mismatch, and this method might produce good or bad results depending on how much the transistor model provided by the manufacturer differs from the one we have assumed.
A possible alternative to overcome these problems would be to substitute each transistor in the netlist by the subcircuit depicted in Fig. 12. The subcircuit includes 3 MOS transistors and a set of controlled sources. Transistor $M_{\text {MAIN }}$ is a nominal transistor (without deviations) using the model provided by the
manufacturer. Transistors $m_{n o m}$ and $m_{d e v}$ are modeled using the transistor model we have assumed (equations (8)-(10)). Transistor $m_{n o m}$ is a nominal transistor and transistor $m_{d e v}$ is such that its $\beta, V_{T 0}, \theta$ and $\gamma$ values are modified by adding random deviations. The voltage controlled voltage sources that bias transistors $m_{n o m}$ and $m_{d e v}$ do the function of copying the terminal voltages present at transistor $M_{M A I N}$. The currents flowing through each transistor are sensed: $I_{D S}$ for $M_{\text {MAIN }}, I_{1}$ for $m_{\text {nom }}$, and $I_{2}$ for $m_{\text {dev }}$. Transistor $M_{\text {MAIN }}$ has a current source in parallel $\Delta I_{D S}$ whose value at each instant is given by

$$
\begin{equation*}
\Delta I_{D S}=I_{D S} \frac{I_{1}-I_{2}}{I_{1}} \tag{51}
\end{equation*}
$$

Note that now we can use our five mismatch parameter $\left\{\Delta \beta / \beta, \Delta V_{T 0}, \Delta \theta_{o}, \Delta \theta_{e}, \Delta \gamma\right\}$ model to define the large signal parameters for $m_{d e v}$. The goal is to be able to generate for each $m_{d e v}$ these 5 mismatch parameters by knowing their standard deviations and respective correlation coefficients. This can be done in (H)Spice as follows. Suppose that for each $m_{d e v}$ transistor we know its statistical mismatch parameters (i.e. equations (34)-(35)), obtained for example using the information in Table 3 or Table 4. Suppose also, that for each $m_{d e v}$ we can generate 5 random number $\left\{x_{1}, x_{2}, x_{3}, x_{4}, x_{5}\right\}$ which are uncorrelated, have zero mean, and their standard deviation is $\sigma\left(x_{i}\right)=1 / \sqrt{2}$. Using these five uncorrelated random numbers we can obtain five correlated mismatch parameters for $m_{\text {dev }}$ as follows,


Fig. 12. MOS transistor subcircuit substitution for Method 2 mismatch simulations.

$$
\begin{align*}
\Delta \beta / \beta & =c_{11} x_{1} \\
\Delta V_{T 0} & =c_{21} x_{1}+c_{22} x_{2} \\
\Delta \theta_{o} & =c_{31} x_{1}+c_{32} x_{2}+c_{33} x_{3} \\
\Delta \theta_{e} & =c_{41} x_{1}+c_{42} x_{2}+c_{43} x_{3}+c_{44} x_{4} \\
\Delta \gamma & =c_{51} x_{1}+c_{52} x_{2}+c_{53} x_{3}+c_{54} x_{4}+c_{55} x_{5} \tag{52}
\end{align*}
$$

By computing the standard deviations of the right and left hand side of equation (52), as well as those of pairwise sums of these equations, all coefficients $c_{i j}$ can be obtained,

$$
\begin{align*}
& c_{11}=\sigma_{\beta} \rightarrow c_{21}=r_{\beta V_{T 0}} \sigma_{V_{T 0}} \rightarrow c_{22}^{2}=\sigma_{V_{T 0}}^{2}-c_{21}^{2} \\
& c_{31}=r_{\beta \theta_{o}} \sigma_{\theta_{o}} \rightarrow c_{32}=\frac{r_{V_{T 0} \theta_{o}} \sigma_{V_{T 0}} \sigma_{\theta_{o}}-c_{21} c_{31}}{c_{22}} \rightarrow \\
& c_{33}^{2}=\sigma_{\theta_{o}}^{2}-c_{31}^{2}-c_{32}^{2} \\
& c_{41}=r_{\beta \theta_{e}} \sigma_{\theta_{e}} \rightarrow c_{42}=\frac{r_{V_{T 0} \theta_{e}} \sigma_{V_{T 0}} \sigma_{\theta_{e}}-c_{21} c_{41}}{c_{22}} \rightarrow \\
& c_{43}=\frac{r_{\theta_{o} \theta_{e}} \sigma_{\theta_{o}} \sigma_{\theta_{e}}-c_{31} c_{41}-c_{32} c_{42}}{c_{33}} \rightarrow \\
& c_{44}^{2}=\sigma_{\theta_{e}}^{2}-c_{41}^{2}-c_{42}^{2}-c_{43}^{2}  \tag{52}\\
& c_{51}=r_{\beta \gamma} \sigma_{\gamma} \rightarrow c_{52}=\frac{r_{V_{T 0} \gamma} \sigma_{V_{T 0}} \sigma_{\gamma}-c_{21} c_{51}}{c_{22}} \rightarrow \\
& c_{53}=\frac{r_{\theta_{o} \gamma} \sigma_{\theta_{o}} \sigma_{\gamma}-c_{31} c_{51}-c_{32} c_{52}}{c_{33}} \rightarrow \\
& c_{54}=\frac{r_{\theta_{e} \gamma} \sigma_{\theta_{e}} \sigma_{\gamma}-c_{41} c_{51}-c_{42} c_{52}-c_{43} c_{53}}{c_{44}} \rightarrow \\
& c_{55}^{2}=\sigma_{\gamma}^{2}-c_{51}^{2}-c_{52}^{2}-c_{53}^{2}-c_{54}^{2}
\end{align*}
$$

The value for $\Delta \theta_{\text {eff }}$ is explicitly computed as

$$
\begin{align*}
\Delta \theta_{e f f}= & \Delta \theta_{o}+f\left(V_{G S^{\prime}} V_{D S^{\prime}} V_{T}\right) \times \Delta \theta_{e} \\
f\left(V_{G S^{\prime}} V_{D S^{\prime}} V_{T}\right)= & \frac{V_{D S}}{V_{G S}-V_{T}} \frac{1}{1+e^{\frac{v_{s x}-V_{s c}-V_{T}}{V_{\varepsilon}}}} \\
& +\frac{1}{1+e^{-\left(\frac{v_{s x}-V_{\sigma_{s}-V_{x}}}{V_{\varepsilon}}\right)}}, \\
& V_{\varepsilon}=1 \mathrm{mV} \tag{54}
\end{align*}
$$

to assure that in ohmic region $\Delta \theta_{\text {eff }}=\Delta \theta_{o}$ $+\Delta \theta_{e}\left(V_{D S} /\left(V_{G S}-V_{T}\right)\right)$, and in saturation $\Delta \theta_{\text {eff }}=\Delta \theta_{o}+\Delta \theta_{e}$. This way, the following (H)Spice subcircuit call can be used for the circuit in Fig. 12.

```
.subckt nmod Drain Gate Source Bulk width = w length = 1
*
.param x01 = agauss (0, 0.7071,1)
.param x02 = agauss (0, 0.7071,1)
.param x03 = agauss (0, 0.7071,1)
.param x04 = agauss (0,0.7071,1)
.param x05 = agauss (0, 0.7071,1)
.param x1 = x01
.param x2 = x02
.param x3 =x03
.param x4 =x04
.param x5 =x05
*
.parama1 =' c11**1
.param a2 =' c21**x1+c22**2'
.param a3 ='c31**}x1+c3\mp@subsup{2}{}{*}x2+c3\mp@subsup{3}{}{*}\times\mp@subsup{3}{}{\prime
.param a4 ='c41*}x1+c4\mp@subsup{2}{}{*}x2+c4\mp@subsup{3}{}{*}\times3+c4\mp@subsup{4}{}{*}\times\mp@subsup{4}{}{\prime
.param a 5 ='c51*}x1+c5\mp@subsup{2}{}{*}x2+c5\mp@subsup{3}{}{*}x3+c5\mp@subsup{4}{}{*}x4+c5\mp@subsup{5}{}{*}\times\mp@subsup{5}{}{\prime
*
.model nmod_nom nmos level =1 kp =' beta' vto =' vto'phi =' phi'
+lambda = 0.0 gamma =' gamma' delta = 0 nsub = 1e30 ucrit =0
m_main Drain Gate Source_2 Bulk nmod_manufacturer w = w l = 1
vnull Source_2Source 0
m_aux_nom D1aux Gaux Saux Baux nmod_nom
m_aux_dev D2aux Gaux Saux Baux nmod_ext
eg_aux Gaux 0 Gate 0 1
ed1_aux D1aux dd1 Drain 0 1
vdd1 dd1 0 0
ed2_aox D2aux dd2 Drain 0 1
vdd2 dd2 0 0
es_aux Saux 0 Source 0 1
eb_aux Baux 0 Bulk 0 1
e_sigm1 sigm1 0 vol =' 1/(1 + exp ((v(Drain) -v (Gate) +v(vt))/0.001) )'
e_sigm2 sigm2 0 vol ='1/(1+exp(-(v(Drain) -v(Gate) +v (vt))/0.001))'
e_vsat fsat 0 vol ='(v(Drain) -v(Source))/(v(Gate) -v(Source) - v(vt) )*v(sigm1) +v(sigm2)'
evt vt 0 vol ='vto + gamma* (sqrt(v(Saux) - phi) - sqrt (phi) )'
e_deltai n1 0 vol = '(i(vdd1) -i (vdd2)* ((1 + theta* (v (Gaux) - v(Saux) - v(vt)))/(1 + (theta +a3+
v(fsat)*a4)*(v(Gaux) -v(Saux) - v(vt)))))/i(vdd1)*i (vnull)'
g_deltai Drain Source n1 01
*
.model nmod_ext nmos level = 1 kp =' beta* (1 +a1)'vto = 'vto +a2' phi =' phi'
+lambda = 0.0 gamma =' gamma +a\mp@subsup{5}{}{\prime}}\mathrm{ delta = 0nsub = 1e30 ucrit =0
.ends
```

Using the set-up on page 296, and performing Monte Carlo simulations to predict the differential pair input offset voltages for each transistor size, with and without substrate effect, results in the values shown in Table 5 under the columns named "Simulated (method 2)". Note that these values are more similar to those shown in Table 5 under columns named "Computed'" than the ones obtained with the first method of simulation. However, the values under "Simulated (method2)" and "Computed" are not identical. The reason is that the coefficient $I_{D S} / g_{m}$ of equation (49) is computed by the simulator using the manufacturer transistor model (through transistor $M_{\text {MAIN }}$ ), instead of the one we have assumed (i.e. equations (8)-(10)).

## 7. Conclusions

A MOS transistor mismatch characterization technique has been developed that enables circuit designers to perform this task at low costs. The technique is based on the design of a special purpose chip that includes a wide range of transistor sizes. A new transistor mismatch model is proposed based on five mismatch parameters. These mismatch parameters are unique for each transistor and valid for ohmic and saturation regions (both for strong inversion). The technique has been used to characterize a digital $1.0 \mu \mathrm{~m}$ CMOS technology. Mismatch data has been extracted and modeled through interpolation surfaces that depend on tran-
sistor width $W$ and length $L$. The correctness of the extracted mismatch data has been checked by predicting differential pairs input offset voltages, and the interpolation surfaces have been used in conventional electrical circuit simulators to model transistor mismatch. Experimental and simulated data agree very well.

## Acknowledgments

The authors are very grateful to Dr. José Bastos, presently at the Algarve University, Faro, Portugal, for his help and explanations related to MOS device modeling aspects.

## Notes

1. Sometimes manufacturers provide mismatch information as a function of transistor area, but this information is usually obtained for (almost) square transistors only [6].
2. This phenomenon is caused by the topographic fact that transistors in the periphery of an array "see" a different vecinity than those not on the periphery [13,20]. It is a well known phenomenon among analog circuit designers and can be avoided by adding dummy cells surrounding an array.
3. It should be mentioned here that in general any physical phenomenon introducing a systematic component (such as a gradient plane) may introduce an extra random variation. Since the gradient-induced mismatch contribution to $\Delta P$ increases with distance, its associated extra random variation might also depend on distance. However, this is not the main contribution to the $S_{p}$ term in equation (2) and should be regarded as a high order effect, which we are ignoring in this paper.
4. All voltages and currents are taken in absolute value, so that the same expressions are valid for NMOS and PMOS transistors.
5. In the particular case of our instrument (HP4145) we also had to turn off the auto-calibration feature, so that the instrument would not calibrate between steps 2.1 and 2.2 , which may introduce an artificial offset.
6. A circuit designer might be tempted to cancel out the third term in equation (19) by adjusting $l_{d}$. However, note that canceling this term does not eliminate $\Delta \theta_{e}$ in equation (20), since $v_{s}$ is not $100 \%$ correlated to $C_{o x} l_{d} R_{\square}$.
7. Values for $\beta$ are different in saturation than in ohmic: $\beta_{\text {sat }}=\beta_{\text {ohm }} /(1+\delta)$ [18]. However, $\Delta \beta / \beta$ will be identical for both regions, assuming $\Delta \delta$ is negligible.
8. The chips yielding the minimum and maximum mismatch were not the same for all transistor sizes.
9. In the same way many silicon foundries provide a "typical', "slow", and "fast'" model for the transistor large signal model.
10. To our surprise, size $40 / 2$ was more difficult to fit to the models than size 40/1.
11. We verified empirically that this weight provided good results. The numerator makes the weight to become rapidly negligible for large $\Omega_{i}$ values, while the denominator assures a very high weight for close-to-zero values.
12. To our knowledge, this excellent agreement between measured and predicted mismatches has never been reported in the open literature for such a wide range of transistor sizes. Usually a $20 \%$ error is considered to be a good approximation.

## References

1. F. Medeiro, R. Rodríguez-Macías, F. V. Fernández, R Domínguez-Castro, and A. Rodríguez-Vãzquez, "Global analogue cell design and optimization using statistical techniques.' Analog Integrated Circuits and Signal Processing 6, pp. 179-195, 1994.
2. M. G. R. Degrauwe et al., 'IDAC: An interactive design tool for analog CMOS Circuits." IEEE Journal of Solid-State Circuits 22, pp. 1106-1114, 1987.
3. C. Meixenberger, R. Henderson, L. Astier, and M. Degrauwe, '"Tools for Analog Design." Proc. Workshop on Advances in analog Circuit Design pp. 357-368, Scheveningen, The Netherlands, 1992.
4. F. El-Turky and E. E. Perry, 'Blades: An artificial intelligence approach to analog circuits design.' IEEE Trans. on computerAided Design 8, pp. 680-691, 1989
5. R. Harjani, R. Rutenbar, and L. R. Carley, "OASYS: A framework for analog circuits synthesis." IEEE Trans. on Computer-Aided Design 8, pp. 1247-1265, 1989.
6. M. J. M. Pelgrom, A. C. J. Duinmaijer, and A. P. G. Welbers, '"Matching properties of MOS transistors." IEEE Journal of Solid-State Circuits 24(5), pp. 1433-1440, 1989.
7. K. R. Lakshmikumar, R. A. Hadaway, and M. A. Copeland, "Characterization and modeling of mismatch in MOS transitors for precision analog design." IEEE Journal of Solid-State Circuits SC-21(6), pp. 1057-1066, 1986.
8. J. B. Shyu, G. C. Temes, and F. Krummenacher, ' Random error effects in matched MOS capacitors and current sources." IEEE Journal of Solid-State Circuits SC-19, pp. 948-955, 1984.
9. J. Bastos, M. Steyaert, R. Roovers, P. Kinger, W. Sansen, B. Graindourze, A. Pergoot, and E. Janssens, 'Mismatch characterization of small size MOS transistors." Proc. IEEE 1995 Int. Conf. Microelectronic Test Structures, 8, pp. 271-276, 1995.
10. J. Bastos, M. Steyaert, A. Pergoot, and W. E. Sansen, "Mismatch characterization of submicron MOS transistors." Analog Integrated Circuits and Signal Processing 12, pp. 95106, 1997.
11. J. Bastos, Characterization of MOS Transistor Mismatch for Analog Design. Ph.D. Dissertation, Katholieke Universiteit Leuven, 1998.
12. C. Michael and M. Ismail, 'Statistical modeling of device mismatch for analog MOS integrated circuits." IEEE Journal of Solid-State Circuits 27(2), pp. 154-166, 1992.
13. A. Pavasovic, A. G. Andreou, and C. R. Westgate, "Characterization of subthreshold MOS mismatch transistors for VLSI systems." Analog Integrated Circuits and Signal

Processing 8, pp. 75-85, Kluwer Academics, 1994.
14. P. E. Allen and D. R. Holberg, CMOS Analog Circuit Design. Holt, Rinehart and Winston, Inc., New York, 1987.
15. T. Serrano-Gotarredona and B. Linares-Barranco, "Cheap and easy systematic CMOS transistor mismatch characterization." Proceedings of the 1998 IEEE International Symposium on Circuits and Systems (ISCAS'98), Monterrey, California, 1998.
16. Lennart Rade and Bertil Westergren, BETA Mathematics Handbook. CRC Press, Boca 1990.
17. W. H. Press, B. P. Flannery, S. A. Teukolsky, and W. T. Vetterling, Numerical Recipes in C. The Art of Computing. Cambridge University Press, Cambridge 1988.
18. Y. Tsividis, Operation and Modeling of the MOS Transistor. McGraw-Hill, New York, 1988.
19. U. Cilingiroglu, Systematic Analysis of Bipolar and MOS Transistors. Artech House, Boston, 1993.
20. R. W. Gregor, 'On the relationship between topography and transistor matching in an analog CMOS technology.," IEEE Trans. on Electron Devices 39(2), pp. 275-282, 1992.


Teresa Serrano-Gotarredona received a B.S. degree in electronic physics in June 1992 from the University of Seville, Sevilla, Spain. She received a Ph.D. degree in VLSI neural categorizers from the University of Seville in December 1996, after completing all her research at the Analog Design Department of the National Microelectronics Center (CNM), Sevilla, Spain. From September 1996 until August 1997, she obtained an M.S. degree in the Department of Electrical and Computeer Engineering of the Johns Hopkins University, Baltimore, MD, where she was sponsored by a Fulbright Fellowship. Presently she is a research staff member of the Analog Design Department of the National Microelectronics Center in Sevilla, Spain.

Her research interests include analog circuit design of linear and nonlinear circuits, VLSI neural based pattern recognition systems, VLSI implementations of neural computing and sensory systems, and VLSI electrical parameter characterization.

Dr. Serrano-Gotarredona was co-recipient of the 1995-96 IEEE Transactions on VLSI Systems Best

Paper Award for the paper "A real-time clustering microchip neural engine". She is co-author of the book Adaptive Resonance Theory Microchips.


Bernabé Linares-Barranco received a B.S. degree in electronic physics in June 1986 and the M.S. degree in microelectronics in September 1987, both from aUniversity of Seville, Sevilla, Spain. He received a first Ph .D. degree in high-frequency OTA-C oscillator design in June 1990 from the University of Seville, Spain, and a second Ph.D. degree in analog neural network design in December 1991 from Texas A\&M University, College-Station, USA.

Since September 1991, he has been a Senior Researcher with the Analog Design Department of the National Microelectronics Center, Sevilla, Spain. From September 1996 to August 1997, he was on sabbatical stay at the Department of Electrical and Computer Engineering of the Johns Hopkins University.

He has been involved with circuit design for telecommunication circuits, VLSI emulators of biological neurons, VLSI neural based pattern recognition systems, hearing aids, precision circuit design for instrumentation equipment, bio-inspired VLSI vision processing systems, and VLSI electrical parameters characterization.

Dr. Linares-Barranco was co-recipient of the 1995-96 IEEE Transactions on VLSI Systems Best Paper Award for the paper "A real-time clustering microchip neural engine". He organized the 1994 Nips Post-Conference Workshop 'Neural hardware Engineering', Since July 1997 he has been Associate Editor of the IEEE Transactions on Circuits and Systems Part II, and since January 1998 he is also Associate Editor for IEEE Transactions on Neural Networks. He is co-author of the book Adaptive Resonance Theory Microchips.

